k4t51043qc-zle7 Samsung Semiconductor, Inc., k4t51043qc-zle7 Datasheet - Page 16

no-image

k4t51043qc-zle7

Manufacturer Part Number
k4t51043qc-zle7
Description
512mb C-die Ddr2 Sdram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
Notes :
1. IDD specifications are tested after the device is properly initialized
2. Input slew rate is specified by AC Parametric Test Condition
3. IDD parameters are specified with ODT disabled.
4. Data bus consists of DQ, DM, DQS, DQS\, RDQS, RDQS\, LDQS, LDQS\, UDQS, and UDQS\. IDD values must be met with all combinations of EMRS
5. Definitions for IDD
For purposes of IDD testing, the following parameters are utilized
Detailed IDD7
The detailed timings are shown below for IDD7.
Legend: A = Active; RA = Read with Autoprecharge; D = Deselect
IDD7: Operating Current: All Bank Interleave Read operation
All banks are being interleaved at minimum t RC(IDD) without violating t RRD(IDD) and t FAW(IDD) using a burst length of 4. Control and address bus
inputs are STABLE during DESELECTs. IOUT = 0mA
Timing Patterns for 4 bank devices with 1KB or 2KB page size
-DDR2-400 3/3/3
A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D D
-DDR2-533 4/4/4
A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D D D
-DDR2-667 5/5/5
A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D
-DDR2-800 5/5/5
A0 RA0 D D A1 RA1 D D A2 RA2 D D A3 RA3 D D D D D D D D D
512Mb C-die DDR2 SDRAM
bits 10 and 11.
LOW is defined as Vind VILAC(max)
HIGH is defined as Vin tVIHAC(min)
STABLE is defined as inputs stable at a HIGH or LOW level
FLOATING is defined as inputs at VREF = VDDQ/2
SWITCHING is defined as:
signals, and
inputs changing between HIGH and LOW every other data transfer (once per clock) for DQ signals not including
inputs changing between HIGH and LOW every other clock cycle (once per two clocks) for address and control
masks or strobes.
t RRD(IDD)-x4/x8
t RRD(IDD)-x16
t RASmin(IDD)
Parameter
t RCD(IDD)
t RFC(IDD)
t RC(IDD)
t CK(IDD)
t RP(IDD)
CL(IDD)
DDR2-800
5-5-5
12.5
57.5
12.5
105
7.5
2.5
10
45
5
Page 16 of 29
DDR2-667
5-5-5
105
7.5
15
60
10
45
15
5
3
DDR2-533
4-4-4
3.75
105
7.5
15
60
10
45
15
4
DDR2-400
3-3-3
105
7.5
15
55
10
40
15
3
5
Units
tCK
ns
ns
ns
ns
ns
ns
ns
ns
DDR2 SDRAM
Rev. 1.4 Aug. 2005

Related parts for k4t51043qc-zle7