wm8973lgefl-v Wolfson Microelectronics plc, wm8973lgefl-v Datasheet - Page 17

no-image

wm8973lgefl-v

Manufacturer Part Number
wm8973lgefl-v
Description
Stereo Codec For Portable Audio Applications
Manufacturer
Wolfson Microelectronics plc
Datasheet
Production Data
w
INTERNAL POWER ON RESET CIRCUIT
Figure 6 Internal Power on Reset Circuit Schematic
The WM8973 includes an internal Power-On-Reset Circuit, as shown in Figure 6, which is used to
reset the digital logic into a default state after power up. The power on reset circuit is powered from
DCVDD and monitors DCVDD and AVDD. It asserts PORB low if DCVDD or AVDD are below a
minimum threshold.
Figure 7 Typical Power-Up Sequence
Figure 7 shows a typical power-up sequence. When DCVDD and AVDD rise above the minimum
thresholds, Vpord_dcvdd and Vpord_avdd, there is enough voltage for the circuit to guarantee the
Power on Reset is asserted low and the chip is held in reset. In this condition, all writes to the control
interface are ignored. When DCVDD rises to Vpor_dcvdd_on and AVDD rises to Vpor_avdd_on,
PORB is released high and all registers are in their default state and writes to the control interface
may take place. If DCVDD and AVDD rise at different rates then PORB will only be released when
DCVDD and AVDD have both exceeded the Vpor_dcvdd_on and Vpor_avdd_on thresholds.
On power down, PORB is asserted low whenever DCVDD drops below the minimum threshold
Vpor_dcvdd_off or AVDD drops below the minimum threshold Vpor_avdd_off.
Table 2 Typical POR Operation (typical values, not tested)
V
V
V
V
SYMBOL
AVDD
por_dcvdd_on
por_avdd_on
por_avdd_off
pord_dcvdd
T1
Power on Reset
MIN
0.4
0.9
0.5
0.4
DCVDD
Circuit
DGND
GND
VDD
1.26
TYP
0.6
0.7
0.6
MAX
0.8
1.6
0.9
0.8
Internal PORB
UNIT
V
V
V
V
PD Rev 4.2 September 2005
WM8973L
17

Related parts for wm8973lgefl-v