mc9s08gt32a Freescale Semiconductor, Inc, mc9s08gt32a Datasheet - Page 179

no-image

mc9s08gt32a

Manufacturer Part Number
mc9s08gt32a
Description
Hcs08 Microcontrollers 8-bit Microcontroller Family
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc9s08gt32aCFBE
Manufacturer:
FREESCAL
Quantity:
192
Part Number:
mc9s08gt32aCFBE
Manufacturer:
FREESCALE
Quantity:
4 400
Part Number:
mc9s08gt32aCFBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s08gt32aCFBE
Manufacturer:
FREESCALE
Quantity:
4 400
Part Number:
mc9s08gt32aCFBE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mc9s08gt32aCFBE
0
Part Number:
mc9s08gt32aCFBER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
11.2.5
This register has one read-only status flag. Writes have no effect.
11.2.6
Freescale Semiconductor
Reset
Reset
TXDIR
Field
Field
RAF
R8
T8
0
7
6
5
W
W
R
R
SCI Status Register 2 (SCIxS2)
SCI Control Register 3 (SCIxC3)
Receiver Active Flag — RAF is set when the SCI receiver detects the beginning of a valid start bit, and RAF is
cleared automatically when the receiver detects an idle line. This status flag can be used to check whether an
SCI character is being received before instructing the MCU to go to stop mode.
0 SCI receiver idle waiting for a start bit.
1 SCI receiver active (RxD input not idle).
Ninth Data Bit for Receiver — When the SCI is configured for 9-bit data (M = 1), R8 can be thought of as a ninth
receive data bit to the left of the MSB of the buffered data in the SCIxD register. When reading 9-bit data, read
R8 before reading SCIxD because reading SCIxD completes automatic flag clearing sequences which could
allow R8 and SCIxD to be overwritten with new data.
Ninth Data Bit for Transmitter — When the SCI is configured for 9-bit data (M = 1), T8 may be thought of as a
ninth transmit data bit to the left of the MSB of the data in the SCIxD register. When writing 9-bit data, the entire
9-bit value is transferred to the SCI shift register after SCIxD is written so T8 should be written (if it needs to
change from its previous value) before SCIxD is written. If T8 does not need to change in the new value (such
as when it is used to generate mark or space parity), it need not be written each time SCIxD is written.
TxD Pin Direction in Single-Wire Mode — When the SCI is configured for single-wire half-duplex operation
(LOOPS = RSRC = 1), this bit determines the direction of data at the TxD pin.
0 TxD pin is an input in single-wire mode.
1 TxD pin is an output in single-wire mode.
R8
0
0
0
7
7
= Unimplemented or Reserved
= Unimplemented or Reserved
T8
0
0
0
6
6
Table 11-6. SCIxS2 Register Field Descriptions
Table 11-7. SCIxC3 Register Field Descriptions
Figure 11-10. SCI Control Register 3 (SCIxC3)
Figure 11-9. SCI Status Register 2 (SCIxS2)
TXDIR
MC9S08GB60A Data Sheet, Rev. 1.02
0
0
0
5
5
0
0
0
0
4
4
Description
Description
ORIE
3
0
0
3
0
Serial Communications Interface (S08SCIV1)
NEIE
0
0
0
2
2
FEIE
0
0
0
1
1
PEIE
RAF
0
0
0
0
179

Related parts for mc9s08gt32a