m95080 STMicroelectronics, m95080 Datasheet - Page 10

no-image

m95080

Manufacturer Part Number
m95080
Description
64/32/16/8 Kbit Serial Spi Bus Eeprom With High Speed Clock
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95080
Manufacturer:
ST
0
Part Number:
m95080 3
Manufacturer:
ST
0
Part Number:
m95080 6
Manufacturer:
ST
0
Part Number:
m95080-125ST/SMA
Manufacturer:
ST
0
Part Number:
m95080-BN3
Manufacturer:
ST
0
Company:
Part Number:
m95080-DRMN3T/KM3
Quantity:
2 500
Part Number:
m95080-DRMN3TP/K
Manufacturer:
ST
Quantity:
20 000
Connecting to the SPI bus
3
10/45
Connecting to the SPI bus
These devices are fully compatible with the SPI protocol.
All instructions, addresses and input data bytes are shifted in to the device, most significant
bit first. The Serial Data input (D) is sampled on the first rising edge of the Serial Clock (C)
after Chip Select (S) goes low.
All output data bytes are shifted out of the device, most significant bit first. The Serial Data
output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such
as the Read from Memory Array and Read Status Register instructions) have been clocked
into the device.
Figure 4.
selected at a time, so only one device drives the Serial Data output (Q) line at a time, all the
others being high impedance.
Figure 4.
1. The Write Protect (W) and Hold (HOLD) signals should be driven, high or low as appropriate.
Figure 4
Only one memory device is selected at a time, so only one memory device drives the Serial
Data output (Q) line at a time, the other memory devices are high impedance.
The pull-up resistor R (represented in
Bus Master leaves the S line in the high impedance state.
In applications where the Bus Master may be in a state where all input/output SPI buses are
high impedance at the same time (for example, if the Bus Master is reset during the
transmission of an instruction), the clock line (C) must be connected to an external pull-
down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low
(while the S line is pulled high): this ensures that S and C do not become high at the same
time, and so, that the t
SPI Interface with
(CPOL, CPHA) =
CS3
(0, 0) or (1, 1)
SPI Bus Master
CS2 CS1
shows an example of three memory devices connected to an MCU, on an SPI bus.
shows three devices, connected to an MCU, on an SPI bus. Only one device is
Bus master and memory devices on the SPI bus
SDO
SDI
SCK
R
SHCH
R
requirement is met. The typical value of R is 100 k .
C Q D
S
SPI Memory
Device
W
Figure
V
CC
HOLD
V
R
4) ensures that a device is not selected if the
SS
C Q D
S
SPI Memory
Device
W
V
CC
HOLD
V
R
SS
C Q D
S
M95160, M95080
SPI Memory
Device
W
V
CC
HOLD
AI12836b
V
SS
V
V
CC
SS

Related parts for m95080