m24c32-f STMicroelectronics, m24c32-f Datasheet - Page 20

no-image

m24c32-f

Manufacturer Part Number
m24c32-f
Description
128 Kbit, 64 Kbit And 32 Kbit Serial I?c Bus Eeprom
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m24c32-fCU6TP/TF
Manufacturer:
ST
0
Part Number:
m24c32-fDW5TP
Manufacturer:
ST
0
Part Number:
m24c32-fDW6TK
Manufacturer:
ST
0
Part Number:
m24c32-fDW6TP
Manufacturer:
ST
0
Part Number:
m24c32-fDW6TP/C
Manufacturer:
ST
0
Part Number:
m24c32-fMB5TG
Manufacturer:
ST
Quantity:
500
Part Number:
m24c32-fMB5TG
Manufacturer:
MAXIM
Quantity:
142
Part Number:
m24c32-fMB5TG
Manufacturer:
ST
Quantity:
20 000
Part Number:
m24c32-fMC6TG
Manufacturer:
ST
Quantity:
300
Company:
Part Number:
m24c32-fMC6TG
Quantity:
75 000
Device operation
4.11
4.12
4.13
4.14
4.15
20/38
Read operations
Read operations are performed independently of the state of the Write Control (WC) signal.
After the successful completion of a Read operation, the device’s internal address counter is
incremented by one, to point to the next byte address.
Random Address Read
A dummy Write is first performed to load the address into this address counter (as shown in
Figure
condition, and repeats the device select code, with the Read/Write bit (RW) set to 1. The
device acknowledges this, and outputs the contents of the addressed byte. The bus master
must not acknowledge the byte, and terminates the transfer with a Stop condition.
Current Address Read
For the Current Address Read operation, following a Start condition, the bus master only
sends a device select code with the Read/Write bit (RW) set to 1. The device acknowledges
this, and outputs the byte addressed by the internal address counter. The counter is then
incremented. The bus master terminates the transfer with a Stop condition, as shown in
Figure
Sequential Read
This operation can be used after a Current Address Read or a Random Address Read. The
bus master does acknowledge the data byte output, and sends additional clock pulses so
that the device continues to output the next byte in sequence. To terminate the stream of
bytes, the bus master must not acknowledge the last byte, and must generate a Stop
condition, as shown in
The output data comes from consecutive addresses, with the internal address counter
automatically incremented after each byte output. After the last memory address, the
address counter ‘rolls-over’, and the device continues to output data from memory address
00h.
Acknowledge in Read mode
For all Read commands, the device waits, after each byte read, for an acknowledgment
during the 9
time, the device terminates the data transfer and switches to its Standby mode.
10) but without sending a Stop condition. Then, the bus master sends another Start
10, without acknowledging the Byte.
th
bit time. If the bus master does not drive Serial Data (SDA) low during this
Figure
10.
M24128, M24C64, M24C32

Related parts for m24c32-f