stdve103a STMicroelectronics, stdve103a Datasheet - Page 12

no-image

stdve103a

Manufacturer Part Number
stdve103a
Description
Adaptive 3.4 Gbps 3 1 Tmds/hdmi Signal Equalizer
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STDVE103A
Manufacturer:
ST
0
Part Number:
stdve103aBTR
Manufacturer:
TI
Quantity:
9 925
Part Number:
stdve103aBTR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
stdve103aBTR
Manufacturer:
ST
Quantity:
20 000
Part Number:
stdve103aBTY
Quantity:
2 780
Part Number:
stdve103aBTY
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
stdve103aBTY
Manufacturer:
ST
0
Part Number:
stdve103aBTY
Manufacturer:
ST
Quantity:
20 000
Functional description
4
4.1
12/44
Functional description
The STDVE103A routes physical layer signals for high bandwidth digital video and is
compatible with low voltage differential signaling standards such as the TMDS. The device
passes the differential inputs from a video source to a common display when it is in the
active mode of operation. The device conforms to the TMDS standard on both inputs and
outputs.
The low on-resistance and low I/O capacitance of the switch in STDVE103A result in a very
small propagation delay. The device integrates SPDT-type switches for 3 differential data
TMDS channels and 1 differential clock channel. Additionally, it integrates the switches for
DDC and HPD line switching with I
The I
and the hot plug detector (HPD) of the selected input port is output to HPD_SINK. For the
unused ports, the I
Adaptive equalizer
The equalizer dramatically reduces the intersymbol interference (ISI) jitter and attenuation
from long or lossy transmission media. The inputs present high impedance when the device
is not active or when V
on input channels are present.
This circuit helps to improve the signal eye pattern significantly. Shaping is performed by the
gain stage of the equalizer to compensate the signal degradation and then the signals are
driven on to the output ports.
The equalizer is fully adaptive and automatic in function providing smaller gain at low
frequencies and higher gain at high frequencies. The equalizer is optimized internally for an
adaptive operation.
Table 3.
2
C interface of the selected input port is linked to the I
Gain frequency response
Frequency
2
C interfaces are isolated and the HPD pins are driven to L state.
(MHz)
1650
225
325
410
825
CC
is absent or 0 V. In all other cases, the 50
2
C repeater on the DDC lines.
2
C interface of the output port,
Gain in dB
6.5
11
16
Ω
3
5
termination resistors
STDVE103A

Related parts for stdve103a