pldc20g10 Cypress Semiconductor Corporation., pldc20g10 Datasheet - Page 6

no-image

pldc20g10

Manufacturer Part Number
pldc20g10
Description
Cmos Generic 24-pin Reprogrammable Logic Device
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
pldc20g10-25JC
Manufacturer:
CY
Quantity:
1 610
Part Number:
pldc20g10-25PC
Manufacturer:
CYP
Quantity:
5 510
Part Number:
pldc20g10-25PC
Manufacturer:
TOS
Quantity:
5 510
Part Number:
pldc20g10-25WC
Manufacturer:
NS
Quantity:
780
Part Number:
pldc20g10-30DMB
Manufacturer:
CY
Quantity:
91
Part Number:
pldc20g10-30DMB
Manufacturer:
TI
Quantity:
6 220
Part Number:
pldc20g10-30DMB
Manufacturer:
NS
Quantity:
125
Part Number:
pldc20g10B-15WC
Manufacturer:
NS
Quantity:
25
Document #: 38-03010 Rev. *A
AC Test Loads and Waveforms (Commercial)
Switching Characteristics
Switching Characteristics
Equivalent to: THÉVENIN EQUIVALENT (Commercial)
t
t
t
t
t
t
t
t
t
t
t
f
t
t
t
t
t
t
t
t
Notes:
10. t
11. f
PD
EA
ER
PZX
PXZ
CO
S
H
P
WH
WL
MAX
PD
EA
ER
PZX
PXZ
CO
S
H
Parameter
Parameter
8. Part (a) of AC Test Loads and Waveforms used for all parameters except t
9. The parameters t
[10]
0.5V for an enabled LOW input.
registered data path operation (no feedback) can be calculated as the greater of (t
guaranteed f
P
MAX
, minimum guaranteed clock period is that guaranteed for state machine operation and is calculated from t
[11]
, minimum guaranteed operating frequency, is that guaranteed for state machine operation and is calculated from f
OUTPUT
MAX
OUTPUT
Input or Feedback to Non-Registered Output
Input to Output Enable
Input to Output Disable
Pin 11 to Output Enable
Pin 11 to Output Disable
Clock to Output
Input or Feedback Set-Up Time
Hold Time
Input or Feedback to Non-Registered Output
Input to Output Enable
Input to Output Disable
Pin 11 to Output Enable
Pin 11 to Output Disable
Clock to Output
Input or Feedback Set-up Time
Hold Time
Clock Period
Clock High Time
Clock Low Time
Maximum Frequency
ER
for registered data path operation (no feedback) can be calculated as the lower of 1/(t
INCLUDING
JIG AND
SCOPE
and t
5V
PXZ
99:
are measured as the delay from the input disable logic threshold transition to V
R1 238 :
(319: MIL)
Description
Description
50pF
Over Operating Range
Over Operating Range
(a)
2.08V=V
USE ULTRA37000™ FOR
thc
R2 170:
(236: MIL)
ALL NEW DESIGNS
[3, 8, 9]
[3, 8, 9]
ER
, t
OUTPUT
PZX
Min. Max. Min. Max. Min. Max. Min. Max.
15
Min. Max. Min. Max. Min. Max. Min. Max.
45.4
0
, and t
12
22
INCLUDING
JIG AND
SCOPE
0
8
8
B–20
WH
5V
B–15
Equivalent to: THÉVENIN EQUIVALENT (Military/Industrial)
PXZ
+ t
20
20
20
17
17
15
WL
15
15
15
12
12
10
. Part (b) of AC Test Loads and Waveforms used for t
) or (t
OUTPUT
18
S
41.6
0
12
24
10
10
+ t
0
R1 238:
(319: MIL)
B–25
Military/Industrial
B–20
H
(b)
).
5 pF
WH
Commercial
25
25
25
20
20
15
+ t
20
20
20
15
15
12
P
OH
WL
= t
– 0.5V for an enabled HIGH output or V
) or 1/(t
S
136 :
+ t
20
33.3
0
R2 170:
(236: MIL)
15
30
12
12
CO
0
–30
MAX
. The minimum guaranteed period for
S
–25
+ t
H
= 1/(t
30
30
30
25
25
20
).
25
25
25
20
20
15
PLDC20G10B
S
2.13V=V
+ t
PLDC20G10
18.1
35
CO
0
30
55
17
17
0
). The minimum
–40
–35
ER
thm
Page 6 of 14
40
40
40
25
25
25
35
35
35
25
25
25
, t
PZX
, and t
Unit
Unit
MHz
OL
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
PXZ
+
.

Related parts for pldc20g10