mc68ec020 Freescale Semiconductor, Inc, mc68ec020 Datasheet - Page 260

no-image

mc68ec020

Manufacturer Part Number
mc68ec020
Description
Microprocessors
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68ec020AA16
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68ec020AA16
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mc68ec020AA25
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
mc68ec020AA25
Quantity:
14
Company:
Part Number:
mc68ec020AA25
Quantity:
14
Part Number:
mc68ec020AA25R
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68ec020FG25
Manufacturer:
FREESCALE
Quantity:
8 831
Part Number:
mc68ec020FG25
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc68ec020FG25
Manufacturer:
MOT
Quantity:
11
Part Number:
mc68ec020FG25
Manufacturer:
MOTOROL
Quantity:
20 000
Part Number:
mc68ec020RP16
Manufacturer:
PHILIPS
Quantity:
49
Part Number:
mc68ec020RP16
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
mc68ec020RP25
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
During cachable read cycles, the addressed device must provide valid data over its full
bus width as indicated by DSACK1 / DSACK0 . While instructions are always prefetched as
long-word-aligned accesses, data fetches can occur with any alignment and size.
Because the MC68020/EC020 assumes that the entire data bus port size contains valid
data, cachable data read bus cycles must provide as much data as signaled by the port
size during a bus cycle. To satisfy this requirement, the R/ W signal must be included in
the byte select logic for the MC68020/EC020.
Figure 9-5 shows a block diagram of an MC68020/EC020 system with a single memory
bank. The PAL provides memory-mapped byte select signals for an asynchronous 32-bit
port and unmapped byte select signals for other memory banks or ports. Figure 9-6
provides sample equations for the PAL.
The PAL equations and circuits presented here cannot be the optimal implementation for
every system. Depending on the CPU clock frequency, memory access times, and system
architecture, different circuits may be required.
9-6
Byte
Word
3 Bytes
Long Word
Transfer Size
Table 9-1. Data Bus Activity for Byte, Word, and Long-Word Ports
SIZ1
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
SIZ0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
A1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
M68020 USER’S MANUAL
A0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
D31–D24
B W L
B W L
B W L
B W L
B W
B W
B W
B W
B
B
B
B
B
B
B
B
Byte (B), Word (W), Long-Word (L) Ports
Data Bus Active Sections
D23–D16
W L
W L
W L
W L
W L
W L
W L
W
W
W
W
W
W
W
D15–D8
L
L
L
L
L
L
L
L
L
MOTOROLA
D7–D0
L
L
L
L
L
L
L
L
L
L

Related parts for mc68ec020