dac1408d750 NXP Semiconductors, dac1408d750 Datasheet - Page 25

no-image

dac1408d750

Manufacturer Part Number
dac1408d750
Description
Dac1408d750 Dual 14-bit Dac; Up To 750 Msps; 2?, 4? Or 8? Interpolating With Jesd204a Interface
Manufacturer
NXP Semiconductors
Datasheet
NXP Semiconductors
DAC1408D750
Product data sheet
10.4 Clock input
The DAC1408D750 has one differential clock input, CLKINN/CLKINP.
The DAC1408D750 can operate with a clock frequency up to 312.5 MHz or up to 750 MHz
if the internal PLL is bypassed. The clock input can be LVDS (see
also be interfaced with CML (see
clock domain to another one is handled by Clock Domain Interface logic.
During the reset phase (RESET_N asserted), the clock must be stable and running. This
ensures a proper reset of the complete device.
The device has no embedded power-on-reset feature. Driving the RESET_N pin to set the
device to its default state is mandatory.
Fig 15. LVDS clock configuration
Fig 16. Interfacing CML to LVDS
All information provided in this document is subject to legal disclaimers.
CML
Rev. 2 — 2 December 2010
Z
LVDS
diff = 100 Ω
Z
Figure
diff
= 100 Ω
1 kΩ
100 nF
100 nF
2×, 4× or 8× interpolating DAC with JESD204A
16). Error free data transition from one internal
V
DDA(1V8)
AGND
CLKINP
CLKINN
100 Ω
1.1 kΩ
2.2 kΩ
55 Ω
55 Ω
CLKINN
CLKINP
100 nF
001aah021
DAC1408D750
LVDS
Figure
001aah020
LVDS
© NXP B.V. 2010. All rights reserved.
15) but it can
25 of 98

Related parts for dac1408d750