adv7441a Analog Devices, Inc., adv7441a Datasheet - Page 12

no-image

adv7441a

Manufacturer Part Number
adv7441a
Description
10-bit Integrated, Multiformat Sdtv/hdtv Video Decoder, Rgb Graphics Digitizer, And 2 1 Multiplexed Hdmi/dvi Interface
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
adv7441aBSTZ-110
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
adv7441aBSTZ-110/170
Manufacturer:
ADI
Quantity:
210
Part Number:
adv7441aBSTZ-170
Manufacturer:
ADI
Quantity:
364
Part Number:
adv7441aBSTZ-170
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adv7441aBSTZ-170
Manufacturer:
ST
0
Part Number:
adv7441aBSTZ-170
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
adv7441aBSTZ-5P
Manufacturer:
TDK
Quantity:
500
Part Number:
adv7441aBSTZ-5P
Manufacturer:
AD
Quantity:
11
Part Number:
adv7441aBSTZ-5P
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adv7441aBSTZ-5P
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
adv7441aSTZ-170
Manufacturer:
ADI
Quantity:
155
ADV7441A
Pin No.
107
76 to 81, 93 to 96,
98, 99
24 to 33, 36 to 47,
52 to 55, 58 to 61
19
20
17
18
16
11
12
13
21
51
65
66
70
102
85
86
90
92
63
62
75
97
112
113
115
116
118
119
121
122
Mnemonic
TEST4
AIN1 to AIN12
P0 to P29
INT1
SFL/SYNC_OUT/INT2
HS/CS
VS/FIELD
DE/FIELD
SDA
SCL
ALSB
RESET
LLC
XTAL1
XTAL
ELPF
AUDIO_ELPF
REFOUT
CML
REFN
REFP
HS_IN/CS_IN
VS_IN
SOG
SOY
RXA_CN
RXA_CP
RXA_0N
RXA_0P
RXA_1N
RXA_1P
RXA_2N
RXA_2P
Type
I/O
I
O
O
O
O
O
O
I/O
I
I
I
O
O
I
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
1
Description
Test Pin. Do not connect.
Analog Video Input Channels.
Video Pixel Output Port.
Interrupt Signal. Can be active low or active high. The set of events that triggers an
interrupt is under user control.
Subcarrier Frequency Lock (SFL). Contains a serial output stream that can be used to
lock the subcarrier frequency when this decoder is connected to any Analog Devices
digital video encoder.
Sliced Synchronization Output Signal (SYNC_OUT). Available only in CP mode.
Interrupt Signal (INT2).
Horizontal Synchronization Output Signal (HS). Output by the SDP and CP.
Composite Synchronization (CS). A single signal containing both horizontal and
vertical synchronization pulses.
Vertical Synchronization Output Signal (VS). Output by the SDP and CP.
Field Synchronization Output Signal (FIELD). Field synchronization output signal in all
interlaced video modes.
Data Enable Signal (DE). Indicates active pixel data.
Field Synchronization Output Signal (FIELD). Field synchronization output signal in all
interlaced video modes.
I
I
the control port.
This pin sets the second LSB of the slave address for each ADV7441A register map.
System Reset Input. Active low. A minimum low reset pulse width of 5 ms is required
to reset the ADV7441A circuitry.
Line-Locked Output Clock for Pixel Data. Range is 13.5 MHz to 170 MHz.
This pin should be connected to the 28.63636 MHz crystal or left as a no connect if an
external 3.3 V 28.63636 MHz clock oscillator source is used to clock the ADV7441A. In
crystal mode, the crystal must be a fundamental crystal.
Input Pin for the 28.63636 MHz Crystal. This pin can be overdriven by an external 3.3 V
28.63636 MHz clock oscillator source to clock the ADV7441A.
The recommended external loop filter must be connected to this ELPF pin.
The recommended external loop filter must be connected to this AUDIO_ELPF pin.
Internal Voltage Reference Output.
Common-Mode Level for the Internal ADCs.
Internal Voltage Reference Output.
Internal Voltage Reference Output.
HS Input Signal. Used in analog mode for 5-wire timing mode.
CS Input Signal. Used in analog mode for 4-wire timing mode.
For optimal performance, a 100 Ω series resistor is recommended on the
HS_IN/CS_IN pin.
VS Input Signal. Used in analog mode for 5-wire timing mode. For optimal performance,
a 100 Ω series resistor is recommended on the VS_IN pin.
Synchronization-on-Green Input. This pin is used in embedded synchronization mode.
Synchronization-on-Luma Input. This pin is used in embedded synchronization mode.
Digital Input Clock Complement of Port A in the HDMI Interface.
Digital Input Clock True of Port A in the HDMI Interface.
Digital Input Channel 0 Complement of Port A in the HDMI Interface.
Digital Input Channel 0 True of Port A in the HDMI Interface.
Digital Input Channel 1 Complement of Port A in the HDMI Interface.
Digital Input Channel 1 True of Port A in the HDMI Interface.
Digital Input Channel 2 Complement of Port A in the HDMI Interface.
Digital Input Channel 2 True of Port A in the HDMI Interface.
2
2
C Port Serial Data Input/Output Pin. SDA is the data line for the control port.
C Port Serial Clock Input. (Maximum clock rate of 400 kHz.) SCL is the clock line for
Rev. B | Page 12 of 28

Related parts for adv7441a