pca9625 NXP Semiconductors, pca9625 Datasheet - Page 18

no-image

pca9625

Manufacturer Part Number
pca9625
Description
Pca9625 16-bit Fm I2c-bus 100 Ma 24 V Led Driver
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
pca9625D
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
PCA9625_2
Product data sheet
Fig 9.
SDA
SCL
System configuration
TRANSMITTER/
RECEIVER
MASTER
8.3 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold
time must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 10. Acknowledgement on the I
RECEIVER
SLAVE
SCL from master
by transmitter
data output
by receiver
data output
Rev. 02 — 15 January 2008
TRANSMITTER/
RECEIVER
condition
START
SLAVE
S
2
C-bus
TRANSMITTER
1
MASTER
16-bit Fm+ I
2
TRANSMITTER/
RECEIVER
MASTER
acknowledgement
2
not acknowledge
C-bus 100 mA 24 V LED driver
SLAVE
clock pulse for
acknowledge
8
MULTIPLEXER
PCA9625
© NXP B.V. 2008. All rights reserved.
002aaa987
I
2
9
C-BUS
002aaa966
18 of 33

Related parts for pca9625