w83193r-04 Winbond Electronics Corp America, w83193r-04 Datasheet - Page 6

no-image

w83193r-04

Manufacturer Part Number
w83193r-04
Description
83.3 Mhz 3-dimm Clock
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83193R-04
Manufacturer:
WINBOND/华邦
Quantity:
20 000
The W83193R-02/-04/-04A may be disabled in the low state according to the following table in order
to reduce power consumption. All clocks are stopped in the low state, but maintain a valid high period
on transitions from running to stop. The CPU and PCI clocks transform between running and stop by
waiting for one positive edge on PCICLK_F followed by negative edge on the clock of interest, after
which high levels of the output are either enabled or disabled.
8.2 2-Wire I
The clock generator is a slave I
for verification. All proceeding bytes must be sent to change one of the control bytes. The 2-wire
control interface allows each clock output individually enabled or disabled. On power up, the
W83193R-02/-04/-04A initializes with default register settings, and then it's optional to use the 2-wire
control interface.
The SDATA signal only changes when the SDCLK signal is low, and is stable when SDCLK is high
during normal data transfer. There are only two exceptions. One is a high-to-low transition on SDATA
while SDCLK is high used to indicate the beginning of a data transfer cycle. The other is a low-to-
high transition on SDATA while SDCLK is high used to indicate the end of a data transfer cycle. Data
is always sent as complete 8-bit bytes followed by an acknowledge generated.
Byte writing starts with a start condition followed by 7-bit slave address and a write command bit
[1101 0010], command code checking [0000 0000], and byte count checking. After successful
reception of each byte, an acknowledge (low) on the SDATA wire will be generated by the clock chip.
Controller can start to write to internal I
follows:
Bytes sequence order for I
Set R/W to 1 when read back, the data sequence is as follows:
8.3 Serial Control Registers
The pin column lists the affected pin number and the @PowerUp column gives the state at true power
up. Registers are set to the values shown only on true power up. "Command Code" byte and "Byte
Count" byte must be sent following the acknowledge of the Address Byte. Although the data (bits) in
these two bytes are considered "don't care", they must be sent and will be acknowledge. After that,
the below described sequence (Register 0, Register 1, Register 2, ....) will be valid and
acknowledged.
CPU_STOP#
Clock Address
A(6:0) & R/W
Clock Address
A(6:0) & R/W
0
0
1
1
2
C Control Interface
PCI_STOP#
Ack
Ack
0
1
0
1
2
C controller:
8 bits dummy
Command code
Byte 0
2
C component which can be read back the data stored in the latches
Running
Running
CPU
Low
Low
2
C registers after the string of data. The sequence order is as
Preliminary W83193R-02/-04/-04A
Ack
Ack
- 6 -
Running
Running
8 bits dummy
Byte count
Low
Low
PCI
Byte 1
OTHER CLKs
Running
Running
Running
Running
Ack
Ack
Byte0,1,2...
until Stop
Byte2, 3, 4...
until Stop
XTAL & VCOs
Running
Running
Running
Running

Related parts for w83193r-04