w83193r-01 Winbond Electronics Corp America, w83193r-01 Datasheet - Page 14

no-image

w83193r-01

Manufacturer Part Number
w83193r-01
Description
83.mhz 3-dimm Clock
Manufacturer
Winbond Electronics Corp America
Datasheet
9.0 POWER MANAGEMENT TIMING
9.1 CPU_STOP# Timing Diagram ( synchronous )
For synchronous Chipset, CPU_STOP# pin is a synchronous “ active low ” input pin used to stop the
CPU clocks for low power operation. This pin is asserted synchronously by the external control logic
at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run while
the CPU clocks are stopped. The CPU clocks will always be stopped in a low state and resume
output with full pulse width. In this case, CPU “c locks on latency “ is less than 2 CPU clocks and
“c locks off latency ” is less then 2 CPU clocks.
9.2 PCI_STOP# Timing Diagram ( synchronous )
For synchronous Chipset, PCI_STOP# pin is a synchronous “a ctive low ” input pin used to stop the
PCICLK [0:5] for low power operation. This pin is asserted synchronously by the external control logic
at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run while
the PCI clocks are stopped. The PCI clocks will always be stopped in a low state and resume output
with full pulse width. In this case, PCI “c locks on latency “ is less than 1 PCI clocks and “c locks off
latency ” is less then 1 PCI clocks.
CPUCLK[0:3]
PCI_STOP#
PCICLK[0:5]
CPU_STOP#
PCICLK_F
PCICLK_F
CPUCLK
CPUCLK
(Internal)
(Internal)
(Internal)
(Internal)
PCICLK
PCICLK
SDRAM
1
1
2
- 14 -
2
1
Publication Release Date: May 1998
1
2
W83193R-01
2
PRELIMINARY
Revision 0.20

Related parts for w83193r-01