s29gl128n Meet Spansion Inc., s29gl128n Datasheet - Page 54

no-image

s29gl128n

Manufacturer Part Number
s29gl128n
Description
3.0 Volt-only Page Mode Flash Memory Featuring 110 Nm Mirrorbit ?rocess Technology
Manufacturer
Meet Spansion Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
s29gl128n10FAI020
Quantity:
34
Part Number:
s29gl128n10FFI01
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
s29gl128n10FFI010
Manufacturer:
SIEMENS
Quantity:
2
Part Number:
s29gl128n10FFI010
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
s29gl128n10FFIS20
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
s29gl128n10TAI01
Manufacturer:
SPANSION
Quantity:
2 000
Part Number:
s29gl128n10TFI01
Manufacturer:
SPANSION
Quantity:
4 424
Part Number:
s29gl128n10TFI01
Manufacturer:
SAPNSIO
Quantity:
2
Part Number:
s29gl128n10TFI010
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
s29gl128n10TFI010
Quantity:
16
Part Number:
s29gl128n10TFI010H
Manufacturer:
SPANSIO
Quantity:
20 000
Part Number:
s29gl128n10TFI02
Manufacturer:
SPANSION
Quantity:
516
Part Number:
s29gl128n10TFI02
Quantity:
2 931
Part Number:
s29gl128n10TFI020
Manufacturer:
SPANSION
Quantity:
1 000
52
tal bit programming) is permitted. Word programming is supported for backward
compatibility with existing Flash driver software and for occasional writing of individual words.
Use of Write Buffer Programming is strongly recommended for general programming use
when more than a few words are to be programmed. The effective word programming time
using Write Buffer Programming is much shorter than the single word programming time.
Any bit cannot be programmed from 0 back to a 1. Attempting to do so may cause the
device to set DQ5 = 1, or cause the DQ7 and DQ6 status bits to indicate the operation was
successful. However, a succeeding read shows that the data is still 0. Only erase operations
can convert a 0 to a 1.
Unlock Bypass Command Sequence
The unlock bypass feature allows the system to program words to the device faster than using
the standard program command sequence. The unlock bypass command sequence is initiated
by first writing two unlock cycles. This is followed by a third write cycle containing the unlock
bypass command, 20h. The device then enters the unlock bypass mode. A two-cycle unlock
bypass program command sequence is all that is required to program in this mode. The first
cycle in this sequence contains the unlock bypass program command, A0h; the second cycle
contains the program address and data. Additional data is programmed in the same manner.
This mode dispenses with the initial two unlock cycles required in the standard program com-
mand sequence, resulting in faster total programming time.
on page 65
During the unlock bypass mode, only the Unlock Bypass Program and Unlock Bypass Reset
commands are valid. To exit the unlock bypass mode, the system must issue the two-cycle
unlock bypass reset command sequence. (See
page
Write Buffer Programming
Write Buffer Programming allows the system write to a maximum of 16 words/32 bytes in one
programming operation. This results in faster effective programming time than the standard
programming algorithms. The Write Buffer Programming command sequence is initiated by
first writing two unlock cycles. This is followed by a third write cycle containing the Write
Buffer Load command written at the Sector Address in which programming occurs. The fourth
cycle writes the sector address and the number of word locations, minus one, to be pro-
grammed. For example, if the system programs six unique address locations, then 05h should
be written to the device. This tells the device how many write buffer addresses are loaded
with data and therefore when to expect the Program Buffer to Flash command. The number
of locations to program cannot exceed the size of the write buffer or the operation aborts.
The fifth cycle writ es the first address location and data to be programmed. The
write-buffer-page is selected by address bits A
must fall within the selected-write-buffer-page. The system then writes the remaining ad-
dress/ data pairs into the write buffer. Write buffer locations may be loaded in any order.
The write-buffer-page address must be the same for all address/ data pairs loaded into the
write buffer. (This means Write Buffer Programming cannot be performed across multiple
write-buffer pages. This also means that Write Buffer Programming cannot be performed
across multiple sectors. If the system attempts to load programming data outside of the se-
lected write-buffer page, the operation aborts.)
Note that if a Write Buffer address location is loaded multiple times, the address/ data pair
counter is decremented for every data load operation. The host system must therefore ac-
count for loading a write-buffer location more than once. The counter decrements for each
data load operation, not for each unique write-buffer-address location. Note also that if an
address location is loaded more than once into the buffer, the final data loaded for that ad-
dress is programmed.
65).
show the requirements for the command sequence.
S29GL-N MirrorBit™ Flash Family
D a t a
S h e e t
MAX
Table 12 on page 63
–A
4
. All subsequent address/data pairs
T able 12 on page 63
S29GL-N_00_B3 October 13, 2006
and
and
Table 14 on
Table 14

Related parts for s29gl128n