isl6306 Intersil Corporation, isl6306 Datasheet - Page 22

no-image

isl6306

Manufacturer Part Number
isl6306
Description
4-phase Pwm Controller With 8-bit Dac Code Capable Of Precision Rds On Or Dcr Differential Current Sensing
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
isl6306CRZ
Manufacturer:
AD
Quantity:
2 324
Part Number:
isl6306CRZ
Manufacturer:
INTERSIL
Quantity:
20 000
Company:
Part Number:
isl6306CRZ-T
Quantity:
50
Part Number:
isl6306IRZ
Manufacturer:
Intersil
Quantity:
330
The ISL6306 checks the VID inputs six times every switching
cycle. If the VID code is found to have been changed, the
controller waits for half of a switching cycle before executing a
6.25mV step change. If the difference between DAC level and
the new VID code changes during the half-cycle waiting period,
no change to the DAC output is made. If the VID code is more
than 1 bit higher or lower than the DAC (not recommended),
the controller will execute 6.26mV step change six times per
cycle until VID and DAC are equal. Therefore it is important to
carefully control the rate of VID stepping in 1-bit increments.
In order to ensure the smooth transition of output voltage during
VID change, a VID step change smoothing network, composed
of R
based on the desired offset voltage as detailed above in
Output-Voltage Offset Programming. The selection of C
based on the time duration for 1 bit VID change and the
allowable delay time.
Assuming the microprocessor controls the VID change at 1 bit
every T
and C
Operation Initialization
Prior to converter initialization, proper conditions must exist on
the enable inputs and VCC. When the conditions are met, the
controller begins soft-start. Once the output voltage is within the
proper window of operation, VR_RDY asserts logic high.
C
FIGURE 10. POWER SEQUENCING USING THRESHOLD-
REF
REF
REF
R
VID
FAULT LOGIC
CIRCUIT
SOFT-START
REF
and C
POR
network and T
, the relationship between the time constant of R
AND
ISL6306 INTERNAL CIRCUIT
=
SENSITIVE ENABLE (EN) FUNCTION
REF
T
VID
, can be used. The selection of R
COMPARATOR
VID
ENABLE
is given by Equation 13.
22
+
-
0.875V
+
0.875V
-
EXTERNAL CIRCUIT
VCC
EN_VTT
EN_PWR
10kΩ
910Ω
+12V
REF
(EQ. 13)
REF
is
REF
is
ISL6306
Enable and Disable
While in shutdown mode, the PWM outputs are held in a
high-impedance state to assure the drivers remain off. The
following input conditions must be met before the ISL6306 is
released from shutdown mode.
When all conditions above are satisfied, ISL6306 begins the
soft-start and ramps the output voltage to 1.1V first. After
remaining at 1.1V for some time, ISL6306 reads the VID
code at VID input pins. If the VID code is valid, ISL6306 will
regulate the output to the final VID setting. If the VID code is
OFF code, ISL6306 will shut down, and cycling VCC,
EN_PWR or EN_VTT is needed to restart.
Soft-Start
ISL6306 based VR has 4 periods during soft-start as shown
in Figure 11. After VCC, EN_VTT and EN_PWR reach their
POR/enable thresholds, The controller will have fixed delay
period TD1. After this delay period, the VR will begin first
soft-start ramp until the output voltage reaches 1.1V V
voltage. Then, the controller will regulate the VR voltage at
1.1V for another fixed period TD3. At the end of TD3 period,
ISL6306 reads the VID signals. If the VID code is valid,
ISL6306 will initiate the second soft-start ramp until the
voltage reaches the VID voltage minus offset voltage.
The soft-start time is the sum of the 4 periods as shown in
the following equation.
TD1 is a fixed delay with the typical value as 1.36ms. TD3 is
determined by the fixed 85µs plus the time to obtain valid
VID voltage. If the VID is valid before the output reaches the
1.1V, the minimum time to validate the VID input is 500ns.
Therefore the minimum TD3 is about 86µs.
T
1. The bias voltage applied at VCC must reach the internal
2. The ISL6306 features an enable input (EN_PWR) for
3. The voltage on EN_VTT must be higher than 0.875V to
SS
power-on reset (POR) rising threshold. Once this
threshold is reached, proper operation of all aspects of
the ISL6306 is guaranteed. Hysteresis between the rising
and falling thresholds assure that once enabled, the
ISL6306 will not inadvertently turn off unless the bias
voltage drops substantially (see Electrical
Specifications).
power sequencing between the controller bias voltage
and another voltage rail. The enable comparator holds
the ISL6306 in shutdown until the voltage at EN_PWR
rises above 0.875V. The enable comparator has about
130mV of hysteresis to prevent bounce. It is important
that the driver ICs reach their POR level before the
ISL6306 becomes enabled. The schematic in Figure 10
demonstrates sequencing the ISL6306 with the ISL66xx
family of Intersil MOSFET drivers, which require 12V
bias.
enable the controller. This pin is typically connected to the
output of VTT VR.
=
TD1
+
TD2
+
TD3
+
TD4
December 8, 2006
(EQ. 14)
FN9226.1
BOOT

Related parts for isl6306