cy25560 Cypress Semiconductor Corporation., cy25560 Datasheet - Page 2

no-image

cy25560

Manufacturer Part Number
cy25560
Description
Spread Spectrum Clock Generator
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY25560
Quantity:
178
Part Number:
cy25560SC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
cy25560SI
Manufacturer:
CY
Quantity:
3 700
Part Number:
cy25560SXC
Manufacturer:
CY
Quantity:
1 262
Part Number:
cy25560SXC
Manufacturer:
CYP
Quantity:
20 000
Part Number:
cy25560SXCT
Manufacturer:
CYPRESS
Quantity:
1 710
Part Number:
cy25560SXCT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
cy25560SXI
Manufacturer:
Cypress
Quantity:
1 764
Document #: 38-07425 Rev. *D
Pin Description
General Description
The Cypress CY25560 is a Spread Spectrum Clock Generator
(SSCG) IC used for the purpose of reducing EMI found in
today’s high-speed digital electronic systems.
The CY25560 uses a Cypress proprietary phase-locked loop
(PLL) and Spread Spectrum Clock (SSC) technology to
synthesize and frequency modulate the input frequency of the
reference clock. By frequency modulating the clock, the
measured EMI at the fundamental and harmonic frequencies
of Clock (SSCLK) is greatly reduced.
This reduction in radiated energy can significantly reduce the
cost of complying with regulatory requirements and time to
market without degrading the system performance.
The CY25560 is a very simple and versatile device to use. The
frequency and spread% range is selected by programming S0
and S1 digital inputs. These inputs use three (3) logic states
including High (H), Low (L) and Middle (M) logic levels to select
Table 1. Frequency and Spread% Selection (Center Spread)
Pin Number Pin Name
1
2
3
4
5
6
7
8
Xin/CLK
SSCLK
SSCC
GND
VDD
Xout
S1
S0
Frequency
Frequency
80 – 100
25 – 35
35 – 40
40 – 45
45 – 50
50 – 60
60 – 70
70 – 80
(MHz)
(MHz)
Input
Input
Type
O
O
P
P
I
I
I
I
S1=M
S0=M
S0=M
S1=1
(%)
(%)
4.3
3.9
3.7
3.4
2.9
2.8
2.6
2.4
Clock or crystal connection input. Refer to Table 1 for input frequency range selection.
Positive power supply.
Power supply ground.
Modulated clock output which is the same frequency as the input clock or the crystal
frequency.
Spread Spectrum Clock Control (Enable/Disable) function. SSCG function is enabled
when input is HIGH and disabled when input is LOW. This pin is pulled HIGH internally.
Tri-level logic input control pin used to select input frequency range and spread
percent. Refer to tri-level logic on page 3 for programming details. Pin 6 has internal resistor
divider network to V
Tri-level logic input control pin used to select input frequency range and spread
percent. Refer to tri-level logic on page 3 for programming details. Pin 7 has internal resistor
divider network to V
Oscillator output pin connected to crystal. Leave this pin unconnected if an external
clock is used to drive X
S1=M
S0=0
S1=0
S0=1
(%)
(%)
3.8
3.5
3.3
3.1
2.1
2.0
1.8
1.7
50 – 100 MHz (High Range)
25 – 50 MHz (Low Range)
DD
DD
S1=1
S0=0
S1=1
S0=1
(%)
(%)
3.4
3.1
2.8
2.6
1.5
1.4
1.3
1.2
and V
and V
IN
/CLK input (pin-1).
SS
SS
one of the nine available Spread% ranges. Refer to Table 1 for
programming details.
The CY25560 is optimized for SVGA (40-MHz) and XVGA
(65-MHz) Controller clocks and also suitable for the applica-
tions where the frequency range is 25 to 100 MHz.
A wide range of digitally selectable spread percentages is
made possible by using three-level (High, Low, and Middle)
logic at the S0 and S1 digital control inputs.
The output spread (frequency modulation) is symmetrically
centered on the input frequency.
Spread Spectrum Clock Control (SSCC) function enables or
disables the frequency spread and is provided for easy
comparison of system performance during EMI testing.
The CY25560 is available in an eight-pin SOIC package with
0°C to 70°C commercial and –40°C to 85°C Industrial
operating temperature ranges.
. Refer to Block Diagram on page 1.
. Refer to Block Diagram on page 1.
S1=M
S1=0
S0=0
S0=1
(%)
(%)
2.9
2.5
2.4
2.2
1.2
1.1
1.1
1.0
Pin Description
S0=M
S1=0
(%)
2.8
2.4
2.3
2.1
Select the
Frequency and
Center Spread %
desired and then
set S1, S0 as
indicated.
Select the
Frequency and
Center Spread %
desired and then
set S1, S0 as
indicated.
CY25560
Page 2 of 8
[+] Feedback

Related parts for cy25560