cy29773 Cypress Semiconductor Corporation., cy29773 Datasheet - Page 9

no-image

cy29773

Manufacturer Part Number
cy29773
Description
2.5v Or 3.3v, 200-mhz, 12-output Zero Delay Buffer
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cy29773AI
Manufacturer:
CYP
Quantity:
20 000
Part Number:
cy29773AIT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
cy29773AXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
cy29773AXIT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Document #: 38-07573 Rev. *A
Power Management
The individual output enable/freeze control of the CY29773
allows the user to implement unique power management
schemes into the design. The outputs are stopped in the logic
‘0’ state when the freeze control bits are activated. The serial
input register contains one programmable freeze enable bit for
12 of the 14 output clocks. The QC0 and FB_OUT outputs can
not be frozen with the serial port, this avoids any potential lock
up situation should an error occur in the loading of the serial
SYNC
SYNC
SYNC
SYNC
SYNC
SYNC
SYNC
VCO
QA
QC
QA
QC
QC
QA
QA
QC
QC
QA
QA
QC
QA
QC
Figure 1.
1:1 Mode
2:1 Mode
3:1 Mode
3:2 Mode
4:1 Mode
4:3 Mode
6:1 Mode
data. An output is frozen when a logic ‘0’ is programmed and
enabled when a logic ‘1’ is written. The enabling and freezing
of individual outputs is done in such a manner as to eliminate
the possibility of partial “runt” clocks.
The serial input register is programmed through the SDATA
input by writing a logic ‘0’ start bit followed by 12 NRZ freeze
enable bits. The period of each SDATA bit equals the period of
the free running SCLK signal. The SDATA is sampled on the
rising edge of SCLK.
CY29773
Page 9 of 13
[+] Feedback

Related parts for cy29773