LTC3834 Linear Technology, LTC3834 Datasheet - Page 19

no-image

LTC3834

Manufacturer Part Number
LTC3834
Description
Synchronous Step-Down Controller
Manufacturer
Linear Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LTC3834EDHC-1
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC3834EGN-1
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC3834EUFD
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC3834IDHC-1
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC3834IGN-1
Manufacturer:
LT
Quantity:
10 000
www.datasheet4u.com
APPLICATIONS INFORMATION
Phase-Locked Loop and Frequency Synchronization
The LTC3834 has a phase-locked loop (PLL) comprised of
an internal voltage-controlled oscillator (VCO) and a phase
detector. This allows the turn-on of the top MOSFET (TG)
to be locked to the rising edge of an external clock signal
applied to the PLLIN/MODE pin. The phase detector is
an edge sensitive digital type that provides zero degrees
phase shift between the external and internal oscillators.
This type of phase detector does not exhibit false lock to
harmonics of the external clock.
The output of the phase detector is a pair of comple-
mentary current sources that charge or discharge the
external fi lter network connected to the PLLLPF pin. The
relationship between the voltage on the PLLLPF pin and
operating frequency, when there is a clock signal applied
to PLLIN/MODE, is shown in Figure 7 and specifi ed in the
Electrical Characteristics table. Note that the LTC3834 can
only be synchronized to an external clock whose frequency
is within range of the LTC3834’s internal VCO, which is
nominally 115kHz to 800kHz. This is guaranteed to be
between 140kHz and 650kHz. A simplifi ed block diagram
is shown in Figure 8.
Figure 7. Relationship Between Oscillator Frequency and Voltage
at the PLLLPF Pin When Synchronizing to an External Clock
900
800
700
600
500
400
300
200
100
0
0
0.5
PLLLPF PIN VOLTAGE (V)
1
1.5
2
3835 F07
2.5
If the external clock frequency is greater than the internal
oscillator’s frequency, f
tinuously from the phase detector output, pulling up the
PLLLPF pin. When the external clock frequency is less
than f
the PLLLPF pin. If the external and internal frequencies
are the same but exhibit a phase difference, the current
sources turn on for an amount of time corresponding to
the phase difference. The voltage on the PLLLPF pin is
adjusted until the phase and frequency of the internal and
external oscillators are identical. At the stable operating
point, the phase detector output is high impedance and
the fi lter capacitor C
The loop fi lter components, C
the current pulses from the phase detector and provide a
stable input to the voltage-controlled oscillator. The fi lter
components C
acquires lock. Typically R
0.01μF .
Typically, the external clock (on PLLIN/MODE pin) input high
threshold is 1.6V, while the input low threshold is 1.2V.
OSCILLATOR
EXTERNAL
OSC
Figure 8. Phase-Locked Loop Block Diagram
, current is sunk continuously, pulling down
PLLIN/
MODE
LP
and R
FREQUENCY
LP
DETECTOR
DIGITAL
PHASE/
holds the voltage.
OSC
LP
LP
, then current is sourced con-
determine how fast the loop
= 10k and C
LP
and R
2.4V
LTC3834
LP
LP
, smooth out
PLLLPF
is 2200pF to
R
LP
OSCILLATOR
19
3834 F08
C
3834fb
LP

Related parts for LTC3834