LTC1743 Linear Technology, LTC1743 Datasheet - Page 13

no-image

LTC1743

Manufacturer Part Number
LTC1743
Description
12-Bit 50Msps ADC
Manufacturer
Linear Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LTC1743CFW#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC1743IFW#TRPBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
APPLICATIO S I FOR ATIO
When ENC is low, the analog input is sampled differentially
directly onto the input sample-and-hold capacitors, inside
the “Input S/H” shown in the block diagram. At the instant
that ENC transitions from low to high, the sampled input
is held. While ENC is high, the held input voltage is
buffered by the S/H amplifier which drives the first pipelined
ADC stage. The first stage acquires the output of the S/H
during this high phase of ENC. When ENC goes back low,
the first stage produces its residue which is acquired by
the second stage. At the same time, the input S/H goes
back to acquiring the analog input. When ENC goes back
high, the second stage produces its residue which is
acquired by the third stage. An identical process is re-
peated for the third stage, resulting in a third stage residue
that is sent to the fourth stage ADC for final evaluation.
Each ADC stage following the first has additional range to
accommodate flash and amplifier offset errors. Results
from all of the ADC stages are digitally delayed such that
the results can be properly combined in the correction
logic before being sent to the output buffer.
SAMPLE/HOLD OPERATION AND INPUT DRIVE
Sample Hold Operation
Figure 2 shows an equivalent circuit for the LTC1743
CMOS differential sample-and-hold. The differential ana-
log inputs are sampled directly onto sampling capacitors
(C
capacitor sampling results in lowest possible noise for a
given sampling capacitor size. The capacitors shown
attached to each input (C
all other capacitance associated with each input.
During the sample phase when ENC/ENC is low, the
transmission gate connects the analog inputs to the sam-
pling capacitors and they charge to and track the differen-
tial input voltage. When ENC/ENC transitions from low to
SAMPLE
) through CMOS transmission gates. This direct
U
PARASITIC
U
) are the summation of
W
U
high the sampled input voltage is held on the sampling
capacitors. During the hold phase when ENC/ENC is high
the sampling capacitors are disconnected from the input
and the held voltage is passed to the ADC core for
processing. As ENC/ENC transitions from high to low the
inputs are reconnected to the sampling capacitors to
acquire a new sample. Since the sampling capacitors still
hold the previous sample, a charging glitch proportional to
the change in voltage between samples will be seen at this
time. If the change between the last sample and the new
sample is small the charging glitch seen at the input will be
small. If the input change is large, such as the change seen
with input frequencies near Nyquist, then a larger charging
glitch will be seen.
A
A
ENC
ENC
IN
IN
+
2V
2V
LTC1743
6k
6k
Figure 2. Equivalent Input Circuit
5V
V
V
DD
DD
C
C
PARASITIC
PARASITIC
8pF
8pF
BIAS
www.DataSheet4U.com
LTC1743
C
C
SAMPLE
SAMPLE
7pF
7pF
1743 F02
13
1743f

Related parts for LTC1743