CS4353 Cirrus Logic, CS4353 Datasheet - Page 20

no-image

CS4353

Manufacturer Part Number
CS4353
Description
3.3 V Stereo Audio DAC
Manufacturer
Cirrus Logic
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4353-CNZ
Manufacturer:
CIRRUS
Quantity:
4 588
Part Number:
CS4353-CNZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
CS4353-CNZ
Quantity:
219
Part Number:
CS4353-CNZR
Manufacturer:
TI
Quantity:
600
Part Number:
CS4353-CNZR
Manufacturer:
CIRRUS
Quantity:
20 000
20
4.8
4.8.1
4.8.2
Recommended Power-Up and Power-Down Sequences
4.8.1.1
Follow the power-up sequence below if the external RESET pin is used:
4.8.1.2
Follow the power-up sequence below if the internal power-on reset is used:
4.8.2.1
Follow the power-down sequence below if the external RESET pin is used:
4.8.2.2
Follow the power-down sequence below if the internal power-on reset is used:
Power-Up Sequences
1. Hold RESET low while the power supplies are turned on.
2. Set the I²S/LJ, 1_2VRMS, and DEM configuration pins to the desired state.
3. Provide the correct MCLK, LRCK, and SCLK signals locked to the appropriate frequencies as
4. After the power supplies, configuration pins, and clock signals are stable, bring RESET high. The
1. Hold RESET high (connected to VL) while the power supplies are turned on. The power-on reset
2. Set the I²S/LJ, 1_2VRMS, and DEM configuration pins to the desired state.
3. After the power supplies and configuration pins are stable, provide the correct MCLK, LRCK, and
Power-Down Sequences
1. For minimal pops, set the input digital data to zero for at least 8192 consecutive samples.
2. Bring RESET low.
3. Remove the power supply voltages.
1. For minimal pops, set the input digital data to zero for at least 8192 consecutive samples.
2. Remove the MCLK signal without applying any glitched pulses to the MCLK pin.
3. Remove the power supply voltages.
Note:
MCLK signal duty cycle specification and the nominal frequency of the input MCLK signal. A transient may
occur on the analog outputs if the MCLK signal duty cycle specification is violated when the MCLK signal
is removed during normal operation; see
discussed in
device will initiate the power-up sequence seen in
will be output from AOUTx within 50 ms after RESET is set high.
circuitry will function as described in
SCLK signals to progress from the ‘Power-Down State’ in the power-up sequence seen in
The sequence will complete and audio will be output from the AOUTx pins within 50 ms after valid
clocks are applied.
A glitched pulse is any pulse that is shorter than the period defined by the minimum/maximum
External RESET Power-Up Sequence
Internal Power-On Reset Power-Up Sequence
External RESET Power-Down Sequence
Internal Power-On Reset Power-Down Sequence
Section
4.3.
Section
“Switching Specifications - Serial Audio Interface” on page
4.6.
Figure
9. The sequence will complete and audio
www.DataSheet4U.com
CS4353
DS803PP1
Figure
10.
9.

Related parts for CS4353