LM3S6610 Luminary Micro, Inc, LM3S6610 Datasheet - Page 13

no-image

LM3S6610

Manufacturer Part Number
LM3S6610
Description
Lm3s6610 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S6610-EQC25-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6610-EQC25-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6610-IBZ25-A2
Manufacturer:
TI
Quantity:
215
Part Number:
LM3S6610-IBZ25-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6610-IBZ25-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6610-IQC25-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
List of Registers
System Control .............................................................................................................................. 61
Register 1:
Register 2:
Register 3:
Register 4:
Register 5:
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
Register 11:
Register 12:
Register 13:
Register 14:
Register 15:
Register 16:
Register 17:
Register 18:
Register 19:
Register 20:
Register 21:
Register 22:
Register 23:
Register 24:
Register 25:
Register 26:
Register 27:
Register 28:
Register 29:
Hibernation Module ..................................................................................................................... 125
Register 1:
Register 2:
Register 3:
Register 4:
Register 5:
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
Register 11:
Internal Memory ........................................................................................................................... 145
Register 1:
Register 2:
July 25, 2008
Device Identification 0 (DID0), offset 0x000 ....................................................................... 72
Brown-Out Reset Control (PBORCTL), offset 0x030 .......................................................... 74
LDO Power Control (LDOPCTL), offset 0x034 ................................................................... 75
Raw Interrupt Status (RIS), offset 0x050 ........................................................................... 76
Interrupt Mask Control (IMC), offset 0x054 ........................................................................ 77
Masked Interrupt Status and Clear (MISC), offset 0x058 .................................................... 78
Reset Cause (RESC), offset 0x05C .................................................................................. 79
Run-Mode Clock Configuration (RCC), offset 0x060 .......................................................... 80
XTAL to PLL Translation (PLLCFG), offset 0x064 .............................................................. 84
Run-Mode Clock Configuration 2 (RCC2), offset 0x070 ...................................................... 85
Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 .......................................... 87
Device Identification 1 (DID1), offset 0x004 ....................................................................... 88
Device Capabilities 0 (DC0), offset 0x008 ......................................................................... 90
Device Capabilities 1 (DC1), offset 0x010 ......................................................................... 91
Device Capabilities 2 (DC2), offset 0x014 ......................................................................... 93
Device Capabilities 3 (DC3), offset 0x018 ......................................................................... 95
Device Capabilities 4 (DC4), offset 0x01C ......................................................................... 97
Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 .................................... 99
Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 ................................. 101
Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 ....................... 103
Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 ................................... 105
Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 ................................. 108
Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 ....................... 111
Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 ................................... 114
Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 ................................. 116
Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 ....................... 118
Software Reset Control 0 (SRCR0), offset 0x040 ............................................................. 120
Software Reset Control 1 (SRCR1), offset 0x044 ............................................................. 121
Software Reset Control 2 (SRCR2), offset 0x048 ............................................................. 123
Hibernation RTC Counter (HIBRTCC), offset 0x000 ......................................................... 133
Hibernation RTC Match 0 (HIBRTCM0), offset 0x004 ....................................................... 134
Hibernation RTC Match 1 (HIBRTCM1), offset 0x008 ....................................................... 135
Hibernation RTC Load (HIBRTCLD), offset 0x00C ........................................................... 136
Hibernation Control (HIBCTL), offset 0x010 ..................................................................... 137
Hibernation Interrupt Mask (HIBIM), offset 0x014 ............................................................. 139
Hibernation Raw Interrupt Status (HIBRIS), offset 0x018 .................................................. 140
Hibernation Masked Interrupt Status (HIBMIS), offset 0x01C ............................................ 141
Hibernation Interrupt Clear (HIBIC), offset 0x020 ............................................................. 142
Hibernation RTC Trim (HIBRTCT), offset 0x024 ............................................................... 143
Hibernation Data (HIBDATA), offset 0x030-0x12C ............................................................ 144
Flash Memory Address (FMA), offset 0x000 .................................................................... 150
Flash Memory Data (FMD), offset 0x004 ......................................................................... 151
Preliminary
LM3S6610 Microcontroller
13

Related parts for LM3S6610