XC3S1200E-5FT256C Xilinx, Inc., XC3S1200E-5FT256C Datasheet - Page 41
XC3S1200E-5FT256C
Manufacturer Part Number
XC3S1200E-5FT256C
Description
XC3S1200E-5FT256C
Manufacturer
Xilinx, Inc.
Datasheet
1.XC3S1200E-5FT256C.pdf
(233 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
- Current page: 41 of 233
- Download datasheet (4Mb)
Table 25: Block RAM Function Table (Continued)
There are a number of different conditions under which data
can be accessed at the DO outputs. Basic data access
always occurs when the WE input is inactive. Under this
condition, data stored in the memory location addressed by
the ADDR lines passes through a output latch to the DO
outputs. The timing for basic data access is shown in the
Table 26: WRITE_MODE Effect on Data Output Latches During Write Operations
DS312-2 (v3.8) August 26, 2009
Product Specification
GSR
WRITE_FIRST
Read After Write
READ_FIRST
Read Before Write
NO_CHANGE
No Read on Write
0
Write Mode
EN
1
R
SSR
0
Input Signals
WE
Data on DI and DIP inputs is written into
specified RAM location and simultaneously
appears on DO and DOP outputs.
Data from specified RAM location appears on
DO and DOP outputs.
Data on DI and DIP inputs is written into
specified location.
Data on DO and DOP outputs remains
unchanged.
Data on DI and DIP inputs is written into
specified location.
1
CLK
↑
Effect on Same Port
ADDR
Write RAM, Simultaneous Read Operation
addr
pdata
DIP
www.xilinx.com
Data
DI
RAM(data)
portions of
which WE is Low.
Data also can be accessed on the DO outputs when assert-
ing the WE input based on the value of the
attribute as described in
No Chg
pdata
DOP
Output Signals
Invalidates data on DO and DOP outputs.
Data from specified RAM location appears on
DO and DOP outputs.
Invalidates data on DO and DOP outputs.
WRITE_MODE = WRITE_FIRST
WRITE_MODE = NO_CHANGE
WRITE_MODE = READ_FIRST
Figure
RAM(data)
(dual-port only with same address)
No Chg
data
DO
33,
Effect on Opposite Port
Table
Figure
RAM(addr)
RAM(addr)
RAM(addr)
26.
← pdata
← pdata
← pdata
34, and
Parity
Functional Description
RAM Data
Figure 35
WRITE_MODE
RAM(addr)
RAM(addr)
RAM(addr)
← pdata
← pdata
← data
Data
during
41
Related parts for XC3S1200E-5FT256C
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
1000000 SYSTEM GATE 1.2 VOLT FPGA
Manufacturer:
Xilinx, Inc.
Datasheet:
Part Number:
Description:
Spartan-3E FPGA Family
Manufacturer:
Xilinx, Inc.
Datasheet:
Part Number:
Description:
XC95144 In-System Programmable CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
XC95144 In-System Programmable CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
XC95144XL High Performance CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
High-performance CPLD. Speed 5ns pin-to-pin delay.
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
High-performance CPLD. Speed 10ns pin-to-pin delay.
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
128 MACROCELL 1.8V ZERO POWER ISP CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
CPLD, CoolRunner-II Family, CMOS Process, 256 Macro Cells, 256 Reg., 106 User I/Os, 1.8V Supply, 5 Speed Grade, 132BGA
Manufacturer:
Xilinx, Inc.