IDT70V28L Integrated Device Technology, IDT70V28L Datasheet - Page 8

no-image

IDT70V28L

Manufacturer Part Number
IDT70V28L
Description
High-speed 3.3v 64k X 16 Dual-port Static Ram
Manufacturer
Integrated Device Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT70V28L15PF
Manufacturer:
IDT
Quantity:
1 831
Part Number:
IDT70V28L15PF
Manufacturer:
IDT
Quantity:
825
Part Number:
IDT70V28L15PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70V28L15PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70V28L15PFG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70V28L15PFG8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70V28L15PFGI
Manufacturer:
THOMBETT
Quantity:
3 072
Part Number:
IDT70V28L20PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
CE or SEM
ADDRESS
CE or SEM
NOTES:
1. R/W or CE or UB and LB = V
2. A write occurs during the overlap (t
3. t
4. During this period, the I/O pins are in the output state and input signals must not be applied.
5. If the CE or SEM = V
6. Timing depends on which enable signal is asserted last, CE or R/W.
7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load
8. If OE = V
9. To access RAM, CE = V
10. Refer to Truth Table I - Chip Enable.
ADDRESS
DATA
UB or LB
IDT70V28L
High-Speed 3.3V 64K x 16 Dual-Port Static RAM
UB or LB
DATA
(Figure 2).
placed on the bus for the required t
specified t
DATA
WR
is measured from the earlier of CE or R/W (or SEM or R/W) going HIGH to the end of write cycle.
R/W
R/W
OUT
OE
IN
IN
(9)
WP
(9,10)
(9,10)
(9)
IL
.
during R/W controlled write cycle, the write pulse width must be the larger of t
IL
transition occurs simultaneously with or after the R/W = V
IL
and SEM = V
IH
during all address transitions.
t
EW
AS
DW
t
AS
(6)
or t
. If OE = V
IH
(6)
WP
. To access semaphore, CE = V
) of a CE = V
(4)
IH
during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the
IL
t
and a R/W = V
WZ
(7)
t
t
AW
AW
t
WC
t
WC
t
t
EW
WP
IH
IL
and SEM = V
for memory array writing cycle.
(2)
(2)
IL
8
transition, the outputs remain in the High-impedance state.
IL
CE
. t
t
t
DW
DW
EW
W
must be met for either condition.
WP
or (t
t
WZ
WR
Industrial and Commercial Temperature Ranges
+ t
(3)
DW
t
t
DH
t
DH
) to allow the I/O drivers to turn off and data to be
WR
t
OW
(3)
t
HZ
(7)
(4)
4849 drw 08
4849 drw 07

Related parts for IDT70V28L