PIC16C926-I/CL Microchip Technology, PIC16C926-I/CL Datasheet - Page 158

no-image

PIC16C926-I/CL

Manufacturer Part Number
PIC16C926-I/CL
Description
64/68-Pin CMOS Microcontrollers with LCD Driver
Manufacturer
Microchip Technology
Datasheet
PIC16C925/926
FIGURE 15-15:
TABLE 15-10: I
DS39544A-page 156
100
101
102
103
90
91
106
107
92
109
110
D102
Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region
Parameter
No.
Note:
SDA
Out
SDA
In
SCL
(min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.
T
T
T
T
T
T
T
T
T
T
T
C
Symbol
SU
SU
SU
AA
HIGH
LOW
R
F
HD
HD
BUF
B
:
:
:
:
:
STA
DAT
STO
Refer to Figure 15-4 for load conditions.
STA
DAT
2
C BUS DATA REQUIREMENTS
I
2
90
C BUS DATA TIMING
Clock high time
Clock low time
SDA and SCL rise
time
SDA and SCL fall
time
START condition
setup time
START condition
hold time
Data input hold
time
Data input setup
time
STOP condition
setup time
Output valid from
clock
Bus free time
Bus capacitive loading
103
91
109
Characteristic
100 kHz mode
SSP Module
100 kHz mode
SSP Module
100 kHz mode
100 kHz mode
100 kHz mode
100 kHz mode
100 kHz mode
100 kHz mode
100 kHz mode
100 kHz mode
100 kHz mode
100
Preliminary
106
101
109
1.5T
1.5T
Min
250
4.0
4.7
4.7
4.0
4.7
4.7
0
107
CY
CY
1000
3500
Max
300
400
Units
pF
ns
ns
ns
ns
ns
s
s
s
s
s
s
2001 Microchip Technology Inc.
92
Device must operate at a
minimum of 1.5 MHz
Device must operate at a
minimum of 1.5 MHz
Only relevant for Repeated
START condition
After this period the first
clock pulse is generated
(Note 1)
Time the bus must be free
before a new transmission
can start
102
110
Conditions

Related parts for PIC16C926-I/CL