SDA9362 Infineon Technologies Corporation, SDA9362 Datasheet - Page 10

no-image

SDA9362

Manufacturer Part Number
SDA9362
Description
Ddc-plus-deflection Controller
Manufacturer
Infineon Technologies Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SDA9362
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
SDA9362
Manufacturer:
VISHAY
Quantity:
5 510
Part Number:
SDA9362A21
Manufacturer:
SAMSUNG
Quantity:
10 000
Part Number:
SDA9362A32
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
SDA9362A32
Manufacturer:
TI
Quantity:
5 510
Part Number:
SDA9362GEG
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Semiconductor Group
2
2.1
The main input signals are HSYNC with doubled horizontal frequency, VSYNC with
vertical frequencies of 50/100 Hz or 60/120 Hz and the line locked clock CLL.
The output signals control the horizontal as well as the vertical deflection stages and the
East-West raster correction circuit.
The H-output signal HD compensates the delays of the line output stage and its phase
can be modulated vertical frequent to remove horizontal distortions of vertical raster lines
(V-Bow, V-Angle). Time reference is the middle of the front and back edge of the line
flyback pulse. A positive HD pulse switches off the line output transistor. Maximal H-shift
is 2.25 s.
Picture tubes with 4:3 or 16:9 aspect ratio can be used by adapting the raster to the
aspect ratio of the source signal.
The V-output sawtooth signals VD- and VD+ controls a DC coupled output stage and can
be disabled. Suitable blanking signals are delivered by the IC.
The East-West output signal E/W is a vertical frequent parabola of 4th order, enabling
an additional corner correction, separately for the upper and lower part.
Two
The picture width and picture height compensation (PW/PH Comp) processes the beam
current dependent input signal IBEAM with effect to the outputs E/W and VD to keep
width and height constant and independent of brightness.
The alignment parameter Horizontal Shift Compensation enables to adjust the influence
of the input signal IBEAM on the horizontal phase.
The selectable start up circuit controls the energy supply of the H-output stage during the
receiver's run up time by smooth decreasing the line output transistors switching
frequency down to the normal operating value (softstart). HD starts with about 55 kHz
and converges within 85 ms to its final value. The high time is kept constant. The normal
operating pulse ratio H/L is 45/55. A watch dog function limits the period of the HD output
signal independent of the clock CLL to max 35.2 s.
The protection circuit watches an EHT reference and the sawtooth of the vertical output
stage. H-output stage is switched off if the EHT succeeds a defined threshold or if the
V-deflection fails (refer to page 36). The function of this circuit is based on the internal
quartz oscillator and therefore independent of the input clock CLL.
HPROT:
2
C Bus controlled digital outputs are available for general purpose.
System Description
Functional Description
Input
V
V
V2
i
i
< V2
> V1
V
i
< V1
Continues blanking
HD disabled
Operating range
10
SDA 9362
1998-02-01

Related parts for SDA9362