MPC860 Motorola, MPC860 Datasheet - Page 3

no-image

MPC860

Manufacturer Part Number
MPC860
Description
Family Hardware Specifications
Manufacturer
Motorola
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC860DECVR50D4
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC860DECVR50D4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC860DECVR66D4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC860DECZQ50D4
Manufacturer:
ST
Quantity:
8
Part Number:
MPC860DECZQ50D4
Manufacturer:
MOTOLOLA
Quantity:
586
Part Number:
MPC860DECZQ50D4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC860DECZQ50D4
Manufacturer:
FREESCALE
Quantity:
8 000
Part Number:
MPC860DECZQ66D4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC860DEVR50D4
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC860DEVR66D4
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC860DEZQ0D4
Quantity:
175
MOTOROLA
• Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
• 32 address lines
• Operates at up to 80 MHz
• Memory controller (eight banks)
• General-purpose timers
• System integration unit (SIU)
— Instruction and data caches are two-way, set-associative, physically addressed,
— MMUs with 32-entry TLB, fully associative instruction, and data TLBs
— MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16
— Advanced on-chip-emulation debug mode
— Contains complete dynamic RAM (DRAM) controller
— Each bank can be a chip select or RAS to support a DRAM bank
— Up to 15 wait states programmable per memory bank
— Glueless interface to DRAM, SIMMS, SRAM, EPROM, Flash EPROM, and
— DRAM controller programmable to support most size and speed memory
— Four CAS lines, four WE lines, one OE line
— Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
— Variable block sizes (32 Kbyte to 256 Mbyte)
— Selectable write protection
— On-chip bus arbitration logic
— Four 16-bit timers or two 32-bit timers
— Gate mode can enable/disable counting
— Interrupt can be masked on reference match and event capture
— Bus monitor
— Software watchdog
— Periodic interrupt timer (PIT)
— Low-power stop mode
— Clock synthesizer
– Caches are physically addressed, implement a least recently used (LRU)
LRU replacement, and lockable on-line granularity.
virtual address spaces and 16 protection groups
other memory devices.
interfaces
replacement algorithm, and are lockable on a cache block basis.
MPC860 Family Hardware Specifications
Features
3

Related parts for MPC860