al2007la Samsung Semiconductor, Inc., al2007la Datasheet - Page 13

no-image

al2007la

Manufacturer Part Number
al2007la
Description
Description = AL2007LA 20MHz ~ 170MHz FSPLL ;; Function = FSPLL ;; Configuration = 20MHz~170MHz PLL ;; Library Type = STD90 ;; Characteristic = 3.3V/3.5mA
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
0.35 m 20MHZ-170MHZ FSPLL
DESIGN CONSIDERATIONS
The following design consideratios apply:
Phase tolerance and jitter are independent of the PLL frequency.
Jitter is affected by the noise frequency in the power(VDD/VSS,VDDA/VSSA). It increases when the noise
level increases.
A CMOS-level input reference clock is recommend for signal compatibility with the PLL circuit. Other levels
such as TTL may degrade the tolerances.
The use of two, or more PLLs requires special design considerations. Please consult your application engineer
for more information.
The following apply to the noise level, which can be minimized by using good analog power and ground
isolation techniques in the system:
- Use wide PCB traces for POWER(VDD/VSS, VDDA/VSSA) connections to the PLL core.
- Use proper VDD/VSS,VDDA/VSSA de-coupling.
- Use good power and ground sources on the board.
- Use Power VBB for minimize substrate noise
The PLL core should be placed as close as possible to the dedicated loop filter and analog Power and ground
pins.
It is inadvisable to locate noise-generating signals, such as data buses and high-current outputs, near the PLL
I/O cells.
Other related I/O signals should be placed near the PLL I/O but do not have any pre-defined placement
restriction
Seperate the traces from the chip's VDD/VSS,VDDA/VSSA supplies.
AL2007LA
13

Related parts for al2007la