ADSP-21061 Analog Devices, ADSP-21061 Datasheet - Page 3

no-image

ADSP-21061

Manufacturer Part Number
ADSP-21061
Description
ADSP-2106x SHARC DSP Microcomputer Family
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21061KS-133
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21061KS-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21061KS-160
Manufacturer:
AD
Quantity:
206
Part Number:
ADSP-21061KS-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-21061KS-200
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21061KS-200
Manufacturer:
AD
Quantity:
10
Part Number:
ADSP-21061L-KB-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-21061L-KSZ-160
Manufacturer:
MURATA
Quantity:
20 000
Part Number:
ADSP-21061LKB-160
Manufacturer:
AD
Quantity:
5 510
Part Number:
ADSP-21061LKB-160
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
ADSP-21061LKS-160
Manufacturer:
AD
Quantity:
5 510
Part Number:
ADSP-21061LKS-160
Manufacturer:
3COM
Quantity:
5 510
S
GENERAL NOTE
This data sheet represents production released specifications
for the ADSP-21061 5 V and ADSP-21061L 3.3 V proces-
sors. ADSP-21061 is used throughout this data sheet to refer to
both devices unless expressly noted.
GENERAL DESCRIPTION
The ADSP-21061 is a member of the powerful SHARC family
of floating point processors. The SHARC—Super Harvard
Architecture Computer—are signal processing microcomputers
that offer new capabilities and levels of integration and perfor-
mance. The ADSP-21061 is a 32-bit processor optimized for
high performance DSP applications. The ADSP-21061 com-
bines the ADSP-21000 DSP core with a dual-ported on-chip
SRAM and an I/O processor with a dedicated I/O bus to form a
complete system-in-a-chip.
Fabricated in a high-speed, low-power CMOS process, the
ADSP-21061 has a 20 ns instruction cycle time operating at up
to 50 MIPS. With its on-chip instruction cache, the processor can
execute every instruction in a single cycle. Table I shows perfor-
mance benchmarks for the ADSP-21061/ADSP-21061L.
The ADSP-21061 SHARC combines a high-performance float-
ing-point DSP core with integrated, on-chip system features,
including a 1 Mbit SRAM memory, host processor interface,
DMA controller, serial ports and parallel bus connectivity for
glueless DSP multiprocessing.
®
Figure 1 shows a block diagram of the ADSP-21061/ADSP-
21061L, illustrating the following architectural features:
Figure 2 shows a typical single-processor system. A multi-
processing system is shown in Figure 3.
1024-Pt. Complex FFT
FIR Filter (per Tap)
IIR Filter (per Biquad)
Divide (y/x)
Inverse Square Root (1/√x)
DMA Transfer Rate
Table I. ADSP-21061/ADSP-21061L Benchmarks (@ 50 MHz)
Computation Units (ALU, Multiplier and Shifter) with a
Data Address Generators (DAG1, DAG2)
Program Sequencer with Instruction Cache
Interval Timer
1 Mbit On-Chip SRAM
External Port for Interfacing to Off-Chip Memory and
Host Port & Multiprocessor Interface
DMA Controller
Serial Ports
JTAG Test Access Port
(Radix 4, with Digit Reverse)
Shared Data Register File
Peripherals
ADSP-21061/ADSP-21061L
0.37 ms
20 ns
80 ns
120 ns
180 ns
300 Mbytes/s
1 Cycle
6 Cycles
9 Cycles
18,221 Cycles
4 Cycles

Related parts for ADSP-21061