ADS7807 Burr-Brown Corporation, ADS7807 Datasheet - Page 9

no-image

ADS7807

Manufacturer Part Number
ADS7807
Description
Low-Power 16-Bit Sampling CMOS ANALOG-to-DIGITAL CONVERTER
Manufacturer
Burr-Brown Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADS7807
Manufacturer:
BB
Quantity:
5 510
Part Number:
ADS7807
Manufacturer:
OMRON
Quantity:
5 510
Part Number:
ADS7807EA
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
ADS7807P
Quantity:
22
Part Number:
ADS7807P
Manufacturer:
INTEL
Quantity:
491
Part Number:
ADS7807P
Manufacturer:
BB/TI
Quantity:
285
Part Number:
ADS7807PB
Manufacturer:
BB/TI
Quantity:
285
Part Number:
ADS7807PBG4
Manufacturer:
BB/TI
Quantity:
315
Part Number:
ADS7807PG4
Manufacturer:
BB/TI
Quantity:
294
Part Number:
ADS7807U
Manufacturer:
BB
Quantity:
5 510
Part Number:
ADS7807U
Manufacturer:
BB/TI
Quantity:
283
Part Number:
ADS7807U
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
ADS7807UE4
Manufacturer:
ADI/亚德诺
Quantity:
20 000
port will shift the internal output registers one bit per data
clock pulse. As a result, data can be read on the parallel port
prior to reading the same data on the serial port, but data
cannot be read through the serial port prior to reading the
same data on the parallel port.
PARALLEL OUTPUT
To use the parallel output, tie EXT/INT (pin 8) HIGH and
DATACLK (pin 18) LOW. SDATA (pin 19) should be left
unconnected. The parallel output will be active when R/C
(pin 22) is HIGH and CS (pin 23) is LOW. Any other
combination of CS and R/C will tri-state the parallel output.
Valid conversion data can be read in two 8-bit bytes on D7-
D0 (pins 9-13 and 15-17) . When BYTE (pin 21) is LOW,
the 8 most significant bits will be valid with the MSB on D7.
When BYTE is HIGH, the 8 least significant bits will be
valid with the LSB on D0. BYTE can be toggled to read both
bytes within one conversion cycle.
Upon initial power up, the parallel output will contain
indeterminate data.
FIGURE 2. Conversion Timing with Parallel Output (CS and DATACLK tied LOW, EXT/INT tied HIGH).
FIGURE 3. Using CS to Control Conversion and Read Timing with Parallel Outputs.
Data Bus
Parallel
MODE
BUSY
BYTE
R/C
High Byte Valid
BUSY
Previous
BYTE
DATA
Acquire
BUS
R/C
CS
t
t
t
3
6
9
t
1
t
12
Hi-Z
t
21
t
1
t
Convert
3
Previous High
Hi-Z State
Byte Valid
t
21
t
11
t
t
12
4
t
Previous Low
4
t
Byte Valid
2
t
7
9
Not Valid
PARALLEL OUTPUT (After a Conversion)
After conversion ‘n’ is completed and the output registers
have been updated, BUSY (pin 24) will go HIGH. Valid data
from conversion ‘n’ will be available on D7-D0 (pins 9-13
and 15-17). BUSY going high can be used to latch the data.
Refer to Table VI and Figures 2 and 3 for timing constraints.
PARALLEL OUTPUT (During a Conversion)
After conversion ‘n’ has been initiated, valid data from
conversion ‘n-1’ can be read and will be valid up to 12 s
after the start of conversion ‘n’. Do not attempt to read data
beyond 12 s after the start of conversion ‘n’ until BUSY
(pin 24) goes HIGH; this may result in reading invalid data.
Refer to Table VI and Figures 2 and 3 for timing constraints.
t
High Byte
12
t
t
21
21
t
10
t
12
t
5
Hi-Z State
High Byte
t
t
t
21
21
9
Valid
Acquire
t
8
t
t
Low Byte
21
21
t
12
Low Byte
t
12
Valid
t
t
3
6
ADS7807
t
t
t
21
21
9
Hi-Z State
t
1
t
Hi-Z
9
Convert
High Byte
t
t
Valid
12
12
®

Related parts for ADS7807