WM8253SCDS/V Wolfson Microelectronics Ltd., WM8253SCDS/V Datasheet - Page 22

no-image

WM8253SCDS/V

Manufacturer Part Number
WM8253SCDS/V
Description
Specifications: Manufacturer: Wolfson Microelectronics ; Product Category: ADC (A/D Converters) ; RoHS:  Details ; Number of Converters: 1 ; Number of ADC Inputs: 1 ; Conversion Rate: 6 MSPs ; Resolution: 16 bit ; Input Type: Voltage ; Interface
Manufacturer
Wolfson Microelectronics Ltd.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WM8253SCDS/V
Manufacturer:
Wolfson Microelectronics
Quantity:
1 836
WM8253
REGISTER MAP DESCRIPTION
w
Setup
Register 1
Setup
Register 2
Setup
Register 3
Software
Reset
Setup
Register 4
REGISTER
BIT
5:4
1:0
7:6
3:0
5:4
7:6
2:0
5:4
7:6
NO
0
1
2
3
6
7
2
3
4
5
3
RLCDACRNG
CDSREF[1:0]
PGAFS[1:0]
VRLCEXT
RLCV[3:0]
INTM[1:0]
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
NAME(S)
DEL[1:0]
MODE3
INTRLC
INVOP
CDS
The following table describes the function of each of the control bits shown in Table 4.
BIT
EN
DEFAULT
1111
101
00
11
00
01
00
00
00
1
1
0
0
0
0
0
0
0
1
0
0 = complete power down, 1 = fully active.
Select correlated double sampling mode: 0 = single ended mode,
1 = CDS mode.
Must be set to zero
Must be set to Zero
Offsets PGA output to optimise the ADC range for different polarity sensor
output signals. Zero differential PGA input signal gives:
00 = Zero output
(use for bipolar video)
01 = Zero output
This bit must be set when operating in MODE3 (MCLK:VSMP=2:1) 0 =
other modes, 1 = MODE3.
NB, when in this mode the CDSREF bits should also be set to 01 to allow
clamping to operate correctly.
Must be set to zero
Must be set to One
Digitally inverts the polarity of output data.
0 = negative going video gives negative going output,
1 = negative-going video gives positive going output data.
When set powers down the RLCDAC, changing its output to Hi-Z, allowing
VRLC/VBIAS to be externally driven.
Must be set to Zero
Sets the output range of the RLCDAC.
0 = RLCDAC ranges from 0 to VDD (approximately),
1 = RLCDAC ranges from 0 to VRT (approximately).
Sets the output latency in ADC clock periods.
1 ADC clock period = 2 MCLK periods except in Mode 2 where 1 ADC
clock period = 3 MCLK periods.
00 = Minimum latency
01 = Delay by one ADC clock
period
Controls RLCDAC driving VRLC pin to define single ended signal
reference voltage or Reset Level Clamp voltage. See Electrical
Characteristics section for ranges.
CDS mode reset timing adjust.
00 = Advance 1 MCLK period
01 = Normal
Must be set to Zero
Any write to Software Reset causes all cells to be reset.
It is recommended that a software reset be performed after a power-up
before any other register writes.
Must be set to ‘101’
This bit is used to determine whether Reset Level Clamping is enabled.
0 = RLC disabled, 1 = RLC enabled.
Colour selection bits used in internal modes.
00 = Red, 01 = Green, 10 = Blue and 11 = Reserved.
See Table 1 for details.
Must be set to Zero
DESCRIPTION
10 = Full-scale positive output
(use for negative going video)
11 = Full-scale negative output
(use for positive going video)
10 = Delay by two ADC clock periods
11 = Delay by three ADC clock periods
10 = Retard 1 MCLK period
11 = Retard 2 MCLK periods
PD, Rev 4.1, August 2011
Production Data
22

Related parts for WM8253SCDS/V