MAX1246 Maxim, MAX1246 Datasheet - Page 8

no-image

MAX1246

Manufacturer Part Number
MAX1246
Description
+2.7V / Low-Power / 4-Channel / Serial 12-Bit ADCs in QSOP-16
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX1246AEEE
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1246AEEE+
Manufacturer:
Maxim
Quantity:
79
Part Number:
MAX1246BCEE+T
Manufacturer:
MAXIM
Quantity:
4
Part Number:
MAX1246BEEE
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1246BEEE+
Manufacturer:
Maxim
Quantity:
98
+2.7V, Low-Power, 4-Channel,
Serial 12-Bit ADCs in QSOP-16
Figure 1. Load Circuits for Enable Time
8
______________________________________________________________Pin Description
DOUT
_______________________________________________________________________________________
PIN
2–5
a) High-Z to V
10
11
12
13
14
15
16
1
6
7
8
9
6k
OH
DGND
CH0–CH3
REFADJ
and V
SSTRB
NAME
AGND
DGND
SHDN
DOUT
VREF
SCLK
COM
V
DIN
CS
DD
OL
to V
OH
C
50pF
LOAD
mode. Letting SHDN float puts the reference-buffer amplifier in external compensation mode.
mode).
Positive Supply Voltage
Sampling Analog Inputs
Ground reference for analog inputs. COM sets zero-code voltage in single-ended mode. Must be
stable to ±0.5LSB.
Three-Level Shutdown Input. Pulling SHDN low shuts the MAX1246/MAX1247 down; otherwise, they
are fully operational. Pulling SHDN high puts the reference-buffer amplifier in internal compensation
Reference-Buffer Output/ADC Reference Input. Reference voltage for analog-to-digital conversion.
In internal reference mode (MAX1246 only), the reference buffer provides a 2.500V nominal output,
externally adjustable at REFADJ. In external reference mode, disable the internal buffer by pulling
REFADJ to V
Input to the Reference-Buffer Amplifier. To disable the reference-buffer amplifier, tie REFADJ to V
Analog Ground
Digital Ground
Serial Data Output. Data is clocked out at SCLK’s falling edge. High impedance when CS is high.
Serial Strobe Output. In internal clock mode, SSTRB goes low when the MAX1246/MAX1247 begin the
A/D conversion, and goes high when the conversion is finished. In external clock mode, SSTRB pulses
high for one clock period before the MSB decision. High impedance when CS is high (external clock
Serial Data Input. Data is clocked in at SCLK’s rising edge.
Active-Low Chip Select. Data will not be clocked into DIN unless CS is low. When CS is high, DOUT is
high impedance.
Serial Clock Input. Clocks data in and out of serial interface. In external clock mode, SCLK also sets
the conversion speed. (Duty cycle must be 40% to 60%.)
b) High-Z to V
DOUT
DD
V
DD
OL
.
and V
6k
C
DGND
50pF
LOAD
OH
to V
OL
Figure 2. Load Circuits for Disable Time
FUNCTION
DOUT
6k
a) V
OH
DGND
to High-Z
C
50pF
LOAD
DOUT
b) V
OL
V
to High-Z
DD
6k
C
DGND
50pF
LOAD
DD
.

Related parts for MAX1246