FM25CL64B Ramtron, FM25CL64B Datasheet - Page 2

no-image

FM25CL64B

Manufacturer Part Number
FM25CL64B
Description
3V F-RAM Memory
Manufacturer
Ramtron
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FM25CL64B-DGTR
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
FM25CL64B-G
Manufacturer:
Ramtron
Quantity:
5 000
Part Number:
FM25CL64B-G
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
FM25CL64B-G
0
Part Number:
FM25CL64B-GA
Manufacturer:
ST
Quantity:
450
Part Number:
FM25CL64B-GATR
Manufacturer:
CYPRESS
Quantity:
1 000
Part Number:
FM25CL64B-GTR
Manufacturer:
CYPRESS
Quantity:
2 942
Part Number:
FM25CL64B-GTR
Manufacturer:
CYPRESS
Quantity:
1 000
Part Number:
FM25CL64B-GTR
Manufacturer:
CYPRESS/RAMTRON铁电
Quantity:
20 000
Part Number:
FM25CL64B-GTR
0
Company:
Part Number:
FM25CL64B-GTR
Quantity:
30 000
Part Number:
FM25CL64BG
Manufacturer:
TI
Quantity:
1 000
Part Number:
FM25CL64BG
Manufacturer:
RAMTRON
Quantity:
20 000
www.DataSheet.co.kr
Pin Descriptions
Rev. 1.2
Feb. 2011
Pin Name
/CS
SCK
/HOLD
/WP
SI
SO
VDD
VSS
HOLD
SCK
WP
CS
SI
Output
Supply
Supply
Input
Input
Input
Input
Input
I/O
Description
Chip Select: This active low input activates the device. When high, the device enters
low-power standby mode, ignores other inputs, and all outputs are tri-stated. When
low, the device internally activates the SCK signal. A falling edge on /CS must occur
prior to every op-code.
Serial Clock: All I/O activity is synchronized to the serial clock. Inputs are latched on
the rising edge and outputs occur on the falling edge. Since the device is static, the
clock frequency may be any value between 0 and 20 MHz and may be interrupted at
any time.
Hold: The /HOLD pin is used when the host CPU must interrupt a memory operation
for another task. When /HOLD is low, the current operation is suspended. The device
ignores any transition on SCK or /CS. All transitions on /HOLD must occur while
SCK is low.
Write Protect: This active low pin prevents write operations to the Status Register.
This is critical since other write protection features are controlled through the Status
Register. A complete explanation of write protection is provided on pages 6 & 7.
Serial Input: All data is input to the device on this pin. The pin is sampled on the
rising edge of SCK and is ignored at other times. It should always be driven to a valid
logic level to meet IDD specifications.
* SI may be connected to SO for a single pin data interface.
Serial Output: This is the data output pin. It is driven during a read and remains tri-
stated at all other times including when /HOLD is low. Data transitions are driven on
the falling edge of the serial clock.
* SO may be connected to SI for a single pin data interface.
Power Supply (2.7V to 3.65V)
Ground
Instruction Register
Instruction Decode
Address Register
Clock Generator
Control Logic
Write Protect
Counter
Figure 1. Block Diagram
13
Nonvolatile Status
Data I/O Register
FRAM Array
1,024 x 64
Register
FM25CL64B - 64Kb 3V SPI F-RAM
3
8
SO
Page 2 of 14
Datasheet
pdf
-
http://www.DataSheet4U.net/

Related parts for FM25CL64B