ZY1015 Power-One, ZY1015 Datasheet - Page 14

no-image

ZY1015

Manufacturer Part Number
ZY1015
Description
Zy1015 15a No-bus Pol
Manufacturer
Power-One
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ZY1015
Manufacturer:
POWER
Quantity:
20 000
Part Number:
ZY1015G
Manufacturer:
TOSHIBA
Quantity:
1 875
Part Number:
ZY1015G-Q1
Manufacturer:
NEC
Quantity:
2 431
Part Number:
ZY1015G-Q1
Manufacturer:
POWER-ONE
Quantity:
20 000
8.
8.1
The input of the internal linear regulator.
always needs to be greater than 4.75V for normal
operation of the POL converter.
8.2
The input with the internal pull-up resistor. When the
pin is left floating, the phase lag of the POL converter
is set by INTL0…INTL4 pins. If the pin is pulled low,
the phase lag is set to 0°. Pulling all INTL pins and
the IM pin low configures a POL converter as a
master.
SYNC line.
8.3
The voltage output of the internal temperature
sensor measuring junction temperature of the
controller IC.
corresponds to the temperature range from -50°C to
150°C.
8.4
The input with the internal pull-up resistor. When the
ENP pin is pulled low, the control logic of the EN
input is inverted.
8.5
The input of the POR circuit with the internal pull-up
resistor. By connecting a capacitor between the pin
and PGND the power-up delay can be programmed.
8.6
Inputs with internal pull-ups to select one of 7 sets of
digital
application conditions.
8.7
The output of the 2V internal voltage reference that
is used to program the output voltage of the POL
converter.
8.8
The input with the internal pull-up resistor. The POL
converter is turned off, when the pin is pulled low
(see ENP to inverse logic of the Enable function).
8.9
The open drain input/output with the internal pull-up
resistor. The POL converter pulls its OK pin low, if a
ZD-00993 REV. 1.5
Pin and Feature Description
VLDO, Low Voltage Dropout
IM, Interleave Mode
TEMP, Temperature Measurement
ENP, Enable Polarity
DELAY, Power-Up Delay
CCA[0:2], Compensation Coefficient
Address
VREF, Voltage Reference
EN, Enable
OK, Fault Status
filter
The master determines the clock on the
coefficients
Voltage range from 0 to 2V
optimized
for
www.power-one.com
various
V
VLDO
3V to 14V Input
ZY1015 15A No-Bus POL Data Sheet
fault occurs. Pulling low the OK input by an external
circuitry turns off the POL converter.
8.10 SYNC, Frequency Synchronization Line
The bidirectional input/output with the internal pull-up
resistor.
master, the SYNC line propagates clock to other
POL converters. If the POL converter is configured
as a slave, the internal clock recovery circuit
synchronizes the POL converter to the clock of the
SYNC line.
8.11 PG, Power Good
The open drain input/output with the internal pull-up
resistor. The pin is pulled low by the POL converter,
if the output voltage is outside of the window defined
by the Power Good High and Low thresholds.
Note: See the No-Bus Application Note for recommendations on
8.12 TRIM, Output Voltage Trim
The input of the TRIM comparator for the output
voltage programming.
The output voltage can be programmed by a single
resistor connected between VREF and TRIM pins.
Resistance of the trim resistor can be determined
from the equation below:
where V
If the R
PGND, the V
8.13 CS, Current Share/Sense Bus
The open drain digital input/output with the internal
pull-up resistor. The duty cycle of the digital signal is
proportional to the output current of the POL
converter.
shall be avoided.
8.14 INTL[0:4], Interleave Bits
Inputs with internal pull-up resistors. The encoded
address determines the phase lag of the POL
converter when the IM pin is left floating. One digit
of the address corresponds to the phase lag of
11.25°.
R
TRIM
PG deglitching.
=
OUT
TRIM
20
If the POL converter is configured as a
×
is the desired output voltage in Volts.
External capacitive loading of the pin
is open or the TRIM pin is shorted to
OUT
5 (
V
5 .
OUT
=0.5V.
V
OUT
0.5V to 5.5V Output
)
,
kΩ
Page 14 of 17

Related parts for ZY1015