CY39100V Cypress Semiconductor Corporation., CY39100V Datasheet - Page 45

no-image

CY39100V

Manufacturer Part Number
CY39100V
Description
Cplds At Fpga Densities
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY39100V208-125NTC
Manufacturer:
CY
Quantity:
36
Part Number:
CY39100V208-125NTC
Manufacturer:
CY
Quantity:
41
Part Number:
CY39100V208-200NTC
Manufacturer:
CY
Quantity:
36
Part Number:
CY39100V208-200NTC
Manufacturer:
CY
Quantity:
36
Part Number:
CY39100V208-83NTC
Manufacturer:
CY
Quantity:
12
Part Number:
CY39100V208B-125NTC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY39100V208B-125NTXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY39100V208B-200NTXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY39100V208B-83NTXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Table 8. Pin Definition Table
Table 9. Mode Select (MSEL) Pin Connectivity Table
Table 11. 208 EQFP/PQFP Pin Table
Document #: 38-03039 Rev. *I
Note:
18. The PLL is available in Delta39K ‘V’ devices (2.5V/3.3V) and not in Delta39K ‘Z’ devices (1.8V). In Delta39K ‘Z’ devices, connect V
V
Config_Done
CCCNFG
V
GND
Pin Name
V
Reconfig
V
V
CCPLL
V
V
V
V
V
V
V
V
CCCNFG
TCLK
CCLK
Reset
CCJTAG
CCPRG
TDO
TMS
CCE
Data
V
CCIO0
CCIO1
CCIO2
CCIO3
CCIO4
CCIO5
CCIO6
CCIO7
TDI
CC
Pin
10
11
[18]
1
2
3
4
5
6
7
8
9
Delta39K - with external boot PROM
Delta39K - Self-Boot™ Solution
Function
Output
Output
Output
Output
Output
Power
Power
Power
Power
Power
Power
Power
Power
Power
Power
Power
Power
Power
Input
Input
Input
Input
Input
CY39030
IO/V
GCLK0
GCTL0
V
GND
GND
CCIO0
IO0
IO0
IO0
IO0
IO0
Pin to start configuration of Delta39K
JTAG Test Clock
JTAG Test Data In
JTAG Test Data Out
JTAG Test Mode Select
Operating Voltage
V
V
V
V
V
V
V
V
V
V
V
V
Flag indicating that configuration is complete
Configuration Clock for serial interface with the external boot PROM
Chip select for the external boot PROM (active low)
Pin to receive configuration data from the external boot PROM
Reset signal to interface with the external boot PROM
REF0
CC
CC
CC
CC
CC
CC
CC
CC
CC
CC
CC
CC
for I/O bank 0
for I/O bank 1
for I/O bank 2
for I/O bank 3
for I/O bank 4
for I/O bank 5
for I/O bank 6
for I/O bank 7
for JTAG pins
for Configuration port
for PLL
for programming the Self-Boot™ solution embedded boot PROM
CY39050
IO/V
GCTL0
GCLK0
V
GND
GND
CCIO0
IO0
IO0
IO0
IO0
IO0
REF0
Table 10. I/O Banks for Global Clock and Global Control
Pins (in all densities and packages)
Number
Bank
Description
GCLK[0]
GCTL[0]
0
CY39100
IO/V
GCLK0
GCTL0
V
GND
GND
CCIO0
IO0
IO0
IO0
IO0
IO0
REF0
GCLK[1]
GCTL[1]
Delta39K™ ISR™
5
CPLD Family
GCLK[2]
GCTL[2]
CCPLL
6
CY39200
IO/V
GCTL0
GCLK0
V
GND
GND
to V
CCIO0
IO0
IO0
IO0
IO0
IO0
Page 45 of 86
REF0
CC
GCLK[3]
GCTL[3]
.
7
[+] Feedback

Related parts for CY39100V