TDA18254HN/C1,557 NXP Semiconductors, TDA18254HN/C1,557 Datasheet - Page 9

no-image

TDA18254HN/C1,557

Manufacturer Part Number
TDA18254HN/C1,557
Description
IC CABLE TUNER DGTL 48HVQFN
Manufacturer
NXP Semiconductors
Type
Tunerr
Datasheet

Specifications of TDA18254HN/C1,557

Mounting Type
Surface Mount
Package / Case
48-VQFN Exposed Pad, 48-HVQFN, 48-SQFN, 48-DHVQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Applications
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935289589557
NXP Semiconductors
Table 6.
V
V
V
[1]
[2]
[3]
[4]
[5]
[6]
ADC0804S030_040_050_2
Product data sheet
Symbol
Differential phase
Timing (f
t
t
t
C
3-state output delay times; see
t
t
t
t
d(s)
h(o)
d(o)
dZH
dZL
dHZ
dLZ
CCA
CCO
CCA
dif
L
In addition to a good layout of the digital and analog ground, it is recommended that the rise and fall times of the clock must not be less
than 0.5 ns.
Analog input voltages producing code 0 up to and including code 255:
a) V
b) V
To ensure the optimum linearity performance of such a converter architecture the lower and upper extremities of the converter reference
resistor ladder are connected to pins RB and RT via offset resistors R
a) The current flowing into the resistor ladder is
b) Since R
The analog bandwidth is defined as the maximum input sine wave frequency which can be applied to the device. No glitches greater
than 0.5 LSB, neither any significant attenuation are observed in the reconstructed signal.
The analog input settling time is the minimum time required for the input signal to be stabilized after a sharp full-scale input (square
wave signal) in order to sample the signal and obtain correct output data.
E
= V3 to V4 = 4.75 V to 5.25 V; V
= V
= V13 to V14 = 3.0 V to 5.25 V; AGND and DGND shorted together; T
G
(V
to code 255 at T
to 255 is
will be kept reasonably constant from device to device. Consequently, the variation of the output codes at a given input voltage
depends mainly on the difference V
connected in parallel and fed with the same reference source, the matching between each of them is optimized.
=
offset
offset
CCD
RB
clk
-------------------------------------------------------- -
) at T
Characteristics
V
= 40 MHz; C
BOTTOM is the difference between the analog input which produces data equal to 00 and the reference voltage on pin RB
TOP is the difference between the reference voltage on pin RT (V
= 5 V and V
1023
L
, R
Parameter
differential phase
sampling delay time
output hold time
output delay time
load capacitance
float to active HIGH
delay time
delay time
active HIGH to float
delay time
active LOW to float
delay time
V
amb
float to active LOW
I
[9]
OB
V
=
V
= 25 C.
i p
and R
0
R
amb
L
p
V
CCO
= 25 C
i
OT
I
= 15 pF); see
i p
L
have similar behavior with respect to process and temperature variation, the ratio
= 3.3 V, V
=
p
.
--------------------------------------- -
R
OB
Figure 5
100
+
CCD
R
R
RT
i(a)(p-p)
L
L
Figure 4
Conditions
f
PAL modulated ramp
V
V
+
clk
= V11 to V12 and V28 to V27 = 4.75 V to 5.25 V;
CCO
CCO
V
R
RB
= 40 MHz;
OT
= 2.0 V; C
= 4.75 V
= 3.15 V
and its variation with temperature and supply voltage. When several ADCs are
I
=
Rev. 02 — 14 August 2008
[10]
V
--------------------------------------- -
R
RT
OB
V
+
L
RT
+
V
= 15 pF and T
R
RB
L
V
+
RB
=
R
Single 8 bits ADC, up to 30 MHz, 40 MHz or 50 MHz
OT
0.852
OB
and the full-scale input range at the converter, to cover code 0
and R
RT
ADC0804S030/040/050
amb
) and the analog input which produces data outputs equal
V
OT
Min
-
-
4
-
-
-
-
-
-
-
RT
amb
= 25 C; unless otherwise specified.
as shown in
= 0 C to 70 C; typical values measured at
V
RB
Figure
Typ
0.4
3
-
10
12
-
5.5
12
19
12
3.
--------------------------------------- -
R
Max
-
-
-
13
15
15
8.5
15
24
15
OB
© NXP B.V. 2008. All rights reserved.
+
R
R
L
L
+
R
OT
Unit
deg
ns
ns
ns
ns
pF
ns
ns
ns
ns
9 of 19

Related parts for TDA18254HN/C1,557