P87LPC760 NXP Semiconductors, P87LPC760 Datasheet - Page 27

no-image

P87LPC760

Manufacturer Part Number
P87LPC760
Description
The P87LPC760 is a 14-pin single-chip microcontroller designed forlow pin count applications demanding high-integration, low costsolutions over a wide range of performance requirements
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P87LPC760B
Manufacturer:
ST
0
Part Number:
P87LPC760B
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
P87LPC760BN
Manufacturer:
K
Quantity:
75
Part Number:
P87LPC760BN
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Company:
Part Number:
P87LPC760BN
Quantity:
840
1. See Figure 31 for additional information.
Philips Semiconductors
For correct activation of Brownout Detect, the V
no faster than 50 mV/ s. When V
faster than 2 mV/ s in order to insure a proper reset.
The brownout voltage (2.5 V or 3.8 V) is selected via the BOV bit in
the EPROM configuration register UCFG1. When unprogrammed
(BOV = 1), the brownout detect voltage is 2.5 V. When programmed
(BOV = 0), the brownout detect voltage is 3.8 V.
If the Brownout Detect function is not required in an application, it
may be disabled, thus saving power. Brownout Detect is disabled by
setting the control bit BOD in the AUXR1 register (AUXR1.6).
Power On Detection
The Power On Detect has a function similar to the Brownout Detect,
but is designed to work as power comes up initially, before the
power supply voltage reaches a level where Brownout Detect can
work. When this feature is activated, the POF flag in the PCON
register is set to indicate an initial power up condition. The POF flag
will remain set until cleared by software.
Power Reduction Modes
The P87LPC760 supports Idle and Power Down modes of power
reduction.
Idle Mode
The Idle mode leaves peripherals running in order to allow them to
activate the processor when an interrupt is generated. Any enabled
interrupt source or Reset may terminate Idle mode. Idle mode is
entered by setting the IDL bit in the PCON register (see Figure 19).
Power Down Mode
The Power Down mode stops the oscillator in order to absolutely
minimize power consumption. Power Down mode is entered by
setting the PD bit in the PCON register (see Figure 19).
2002 Mar 07
Low power, low price, low pin count (14 pin)
microcontroller with 1 kbyte OTP
PCON
BIT
PCON.7
PCON.6
PCON.5
PCON.4
PCON.3
PCON.2
PCON.1
PCON.0
Address: 87h
Not Bit Addressable
SYMBOL
SMOD1
SMOD0
BOF
POF
GF1
GF0
IDL
PD
SMOD1
7
DD
is restored, is should not rise
FUNCTION
When set, this bit doubles the UART baud rate for modes 1, 2, and 3.
This bit selects the function of bit 7 of the SCON SFR. When 0, SCON.7 is the SM0 bit. When 1,
SCON.7 is the FE (Framing Error) flag.
Brown Out Flag. Set automatically when a brownout reset or interrupt has occurred. Also set at
power on. Cleared by software. Refer to the Power Monitoring Functions section for additional
information.
Power On Flag. Set automatically when a power-on reset has occurred. Cleared by software. Refer
to the Power Monitoring Functions section for additional information.
General purpose flag 1. May be read or written by user software, but has no effect on operation.
General purpose flag 0. May be read or written by user software, but has no effect on operation.
Power Down control bit. Setting this bit activates Power Down mode operation. Cleared when the
Power Down mode is terminated (see text).
Idle mode control bit. Setting this bit activates Idle mode operation. Cleared when the Idle mode is
terminated (see text).
SMOD0
6
DD
Figure 19. Power Control Register (PCON)
fall time must be
BOF
5
POF
4
24
GF1
mode is exited. Since the watchdog timer has a separate oscillator, it
If Brownout Detect is configured as an interrupt and is enabled, it will
3
The processor can be made to exit Power Down mode via Reset or
one of the interrupt sources shown in Table 5. This will occur if the
interrupt is enabled and its priority is higher than any interrupt
currently in progress.
In Power Down mode, the power supply voltage may be reduced to
the RAM keep-alive voltage V
the point where Power Down mode was entered. SFR contents are
not guaranteed after V
recommended to wake up the processor via Reset in this case. V
must be raised to within the operating range before the Power Down
may reset the processor upon overflow if it is running during Power
Down.
Note that if the Brownout Detect reset is enabled, the processor will
be put into reset as soon as V
wake up the processor from Power Down mode when V
below the brownout voltage.
When the processor wakes up from Power Down mode, it will start
the oscillator immediately and begin execution when the oscillator is
stable. Oscillator stability is determined by counting 1024 CPU
clocks after start-up when one of the crystal oscillator configurations
is used, or 256 clocks after start-up for the internal RC or external
clock input configurations.
Some chip functions continue to operate and draw power during
Power Down mode, increasing the total power used during Power
Down. These include the Brownout Detect, Watchdog Timer, and
Comparator.
1
GF0
2
Reset Value:
PD
1
DD
has been lowered to V
IDL
RAM
DD
0
30h for a Power On reset
20h for a Brownout reset
00h for other reset sources
drops below the brownout voltage.
. This retains the RAM contents at
P87LPC760
RAM
SU01540
, therefore it is
Preliminary data
DD
drops
DD

Related parts for P87LPC760