MACH220-12JC Lattice Semiconductor Corp., MACH220-12JC Datasheet
![no-image](/images/manufacturer_photos/0/3/382/lattice_semiconductor_corp__sml.jpg)
MACH220-12JC
Available stocks
Related parts for MACH220-12JC
MACH220-12JC Summary of contents
Page 1
... PAL blocks to each other and to all input pins, providing a high degree of connectivity between the fully-connected PAL blocks. This allows designs to be placed and routed efficiently. The MACH220 has two kinds of macrocell: output and buried. The output macrocell provides registered, latched, or combinatorial outputs with programmable BLOCK DIAGRAM ...
Page 2
I/O 0 – I/O 5 I/O 6 – I I/O Cells I/O Cells Macrocells Macrocells Macrocells AND Logic Array and Logic Allocator AND Logic Array ...
Page 3
... Top View 9 10 I CLK CLK GND Note: Pin-compatible with MACH120 and MACH221. PIN DESIGNATIONS CLK/I = Clock or Input GND = Ground I = Input I/O = Input/Output V = Supply Voltage CC PLCC MACH220-10/12/15/ I GND CLK CLK 14130D-001A 14130I-2 3 ...
Page 4
... The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations. MACH220-10/12/15/20 (Com’l) OPTIONAL PROCESSING Blank = Standard Processing OPERATING CONDITIONS C = Commercial ( +70 C) PACKAGE TYPE ...
Page 5
... The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations. MACH220-14/18/24 (Ind) OPTIONAL PROCESSING Blank = Standard Processing OPERATING CONDITIONS I = Industrial (– +85 C) PACKAGE TYPE ...
Page 6
... The Logic Allocator The logic allocator in the MACH220 takes the 48 logic product terms and allocates them to the 12 macrocells as needed. Each macrocell can be driven product terms. The design software automatically configures the logic allocator when fitting the design into the device ...
Page 7
... Switch Matrix Figure 1. MACH220 PAL Block MACH220-10/12/15/20 Output Enable Output Enable Asynchronous Reset Asynchronous Preset I/O Cell Output Macro Cell M 0 Buried Macro Cell M 1 I/O Cell Output Macro M Cell Buried 1 Macro M Cell I/O Cell C Output 3 Macro M Cell Buried 5 Macro M Cell ...
Page 8
... Max (Note Max (Note 5. Max OUT (Note Max OUT (Note 0 Max (Note 3) OUT MHz CC A (Note 4) and I (or I and OZL IH OZH MACH220-10 (Com’l) ) Operating + with +4. +5.25 V Min Typ Max 2.4 0.5 2.0 0.8 10 –100 10 –100 –30 –130 205 Unit ...
Page 9
... Input Latch Gate to Output Latch Setup IGS Test Conditions MHz OUT D-type T-type LOW HIGH D-type T-type D-type ) CNT T-type D-type T-type LOW HIGH MACH220-10 (Com’l) Typ Unit -10 Min Max Unit 10 ns 6 MHz 74 MHz 100 MHz ...
Page 10
... Input, I/O, or Feedback to Output Disable ER Notes: 1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. 2. See Switching Test Circuit, for test conditions. 10 MACH220-10 (Com’l) -10 Min Max Unit 4 ns ...
Page 11
... VOUT = 5.25 V, VCC = Max VIN = VIH or VIL (Note 2) VOUT = 0 V, VCC = Max VIN = VIH or VIL (Note 2) VOUT = 0.5 V, VCC = Max (Note 3) VCC = MHz (Note 4) and I (or I and OZL IH OZH MACH220-12/15/20 (Com’l) ) Operating + with +4. +5.25 V Min Typ Max 2.4 0.5 2.0 ...
Page 12
... T-type 0 LOW 6 HIGH 6 D-type 66.7 1/( T-type 62.5 D-type 83.3 ) CNT T-type 76.9 83.3 1/( D-type 12 13 T-type LOW 6 HIGH 6 1/( 83.3 WICL WICH MACH220-12/15/20 (Com’l) Typ Unit = -15 -20 Max Min Max Min Max Unit MHz 47.6 38.5 MHz 66.6 50 MHz 62.5 47 ...
Page 13
... These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. 2. See Switching Test Circuit for test conditions. 3. Parameters measured with 24 outputs switching. -12 Min Max MACH220-12/15/20 (Com’l) -15 -20 Min Max Min Max Unit ...
Page 14
... Voltage for all Inputs (Note 1) VIN = 5.25 V, VCC = Max (Note 2) VIN = 0 V, VCC = Max (Note 2) VOUT = 5.25 V, VCC = Max VIN = VIH or VIL (Note 2) VOUT = 0 V, VCC = Max VIN = VIH or VIL (Note 2) VOUT = 0.5 V, VCC = Max (Note 3) VCC = MHz (Note 4) MACH220-14/18/24 (Ind – + with +4 +5.5 V ...
Page 15
... HIGH 53 D-type 1/( T-type 61.5 D-type 57 T-type 66.5 1/(tWL + tWH) 8 7 D-type 14.5 16 T-type 7.5 LOW 7.5 HIGH 1/(tWICL + tWICH ) 66.5 2 7.5 19.5 MACH220-14/18/24 (Ind) Typ Unit -18 -24 Min Max Min Max Unit 13 14 MHz 38 30.5 MHz 53 38 ...
Page 16
... These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where frequency may be affected. 2. See Switching Test Circuit for test conditions. 3. Parameters measured with 24 outputs switching. 16 -14 Min Max 19.5 14.5 10 19.5 14.5 10 14.5 14.5 MACH220-14/18/24 (Ind) -18 -24 Min Max Min Max Unit ...
Page 17
... TYPICAL CURRENT VS. VOLTAGE (I-V) CHARACTERISTICS –1.0 (mA –0.8 –0.6 –0.4 –0 –20 –40 –60 –80 Output, LOW I (mA –3 –2 –1 –25 –50 –75 –100 –125 –150 Output, HIGH I (mA –2 – –20 –40 –60 –80 –100 Input MACH220-10/12/15/ 1.0 14130I (V) OH 14130I 14130I-6 17 ...
Page 18
... ICC (mA) 125 100 The selected “typical” pattern is a 12-bit up/down counter. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset. Maximum frequency shown uses internal feedback and a D-type register Frequency (MHz) MACH220-10/12/15/20 MACH220 14130I-7 ...
Page 19
... Furthermore, jc tests on packages are performed in a constant-temperature bath, keeping the package surface at a constant temperature. Therefore, the measurements can only be used in a similar environment. 200 lfpm air 400 lfpm air 600 lfpm air 800 lfpm air MACH220-10/12/15/20 Typ PLCC Units 10 C/W ...
Page 20
... V T Out 14130I-9 Gate t WL 14130I- Registered Input t HIR Input V T Register Clock t ICO V T Output Register Clock 14130I-13 MACH220-10/12/15/ 14130I PDL Latched Output (MACH 2, 3, and GWS Gate Width (MACH 2, 3, and ICS V T Input Register to Output Register Setup (MACH 2 and 4) ...
Page 21
... Latch Gate t IGS Output Latch Gate Notes 1 Input pulse amplitude 3 Input rise and fall times 2 ns–4 ns typical SIL HIL Latched Input (MACH 2 and 4) t IGOL Latched Input and Output (MACH 2, 3, and 4) MACH220-10/12/15/ IGO V T 14130I-15 t PDLL SLL V T 14130I-16 21 ...
Page 22
... Input rise and fall times 2 ns–4 ns typical. 22 Input V Latch T Gate t WICL 14130I-17 Input, I/ Feedback Registered V T Output t ARR Clock V T 14130I- Outputs + V OL Output Disable/Enable MACH220-10/12/15/20 t WIGL Input Latch Gate Width (MACH 2 and 4) t APW Asynchronous Preset 0. 0.5V 14130I- 14130I- APR V T 14130I-20 ...
Page 23
... Don’t Care, Any Change Permitted Does Not Apply Output Commercial 300 390 5 pF MACH220-10/12/15/20 OUTPUTS Will be Steady Will be Changing from Will be Changing from Changing, State Unknown Center Line is High- Impedance “Off” State KS000010-PAL Test Point 14130I-22 Measured R Output Value 2 1 ...
Page 24
... All frequencies except f MAX other measured AC parameters. f ured directly. ” (SECOND CHIP MACH220-10/12/15/ type is the mini- MAX + t ). Usually, this minimum feedback.” MAX . Because this involves no MAXIR + the sum of SIR HIR + t ). The clock widths are nor- WICL ...
Page 25
... Min Pattern Data Retention Time Max Reprogramming Cycles bipolar parts result, the device can be erased and reprogrammed, a feature which allows 100% testing at the factory. Min Units 10 Years 20 Years 100 Cycles MACH220-10/12/15/20 Test Conditions Max Storage Temperature Max Operating Temperature Normal Programming Conditions 25 ...
Page 26
... INPUT/OUTPUT EQUIVALENT SCHEMATICS ESD Protection Input 100 k Preload Feedback Circuitry Input I/O MACH220-10/12/15/20 CC 100 14130I-24 ...
Page 27
... CC 2. Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met Power-Up Reset Waveform MACH220-10/12/15/20 can rise to its steady state, two CC rise must be monotonic. Max 10 See Switching Characteristics V CC 14130I-25 ...
Page 28
... All MACH 2 devices support both preload and observability. Contact individual programming vendors in order to verify programmer support Preload Off Mode Figure 2. Preload/Reset Conflict Set Reset Figure 3. Combinatorial Latch MACH220-10/12/15/20 Preloaded HIGH Preloaded HIGH 14130I-26 14130I-27 ...
Page 29
... REF .032 TOP VIEW *For reference only. BSC is an ANSI standard for Basic Space Centering. .062 .083 .042 .056 .007 .013 .090 .130 .165 .180 SIDE VIEW MACH220-10/12/15/20 .800 .890 REF .930 .013 .021 SEATING PLANE 16-038-SQ PL 068 DA78 6-28- ...