ADSP-21266SKBCZ-2B Analog Devices Inc, ADSP-21266SKBCZ-2B Datasheet - Page 30

no-image

ADSP-21266SKBCZ-2B

Manufacturer Part Number
ADSP-21266SKBCZ-2B
Description
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADSP-21266SKBCZ-2B

Device Core Size
32b
Architecture
Super Harvard
Format
Floating Point
Clock Freq (max)
200MHz
Mips
200
Device Input Clock Speed
200MHz
Ram Size
256KB
Program Memory Size
512KB
Operating Supply Voltage (typ)
1.2/3.3V
Operating Supply Voltage (min)
1.14/3.13V
Operating Supply Voltage (max)
1.26/3.47V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
136
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21266SKBCZ-2B
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADSP-21261/ADSP-21262/ADSP-21266
(DATA CHANNEL A/B)
(DATA CHANNEL A/B)
DAI_P20–1
DAI_P20–1
DAI_P20–1
DAI_P20–1
DAI_P20–1
DAI_P20–1
(SCLK)
(SCLK)
(FS)
(FS)
(DATA CHANNEL A/B)
(DATA CHANNEL A/B)
t
t
t
DRIVE EDGE
DRIVE EDGE
HOFSI
HDTI
HOFSI
NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF SCLK (EXTERNAL), SCLK (INTERNAL) CAN BE USED AS THE ACTIVE SAMPLING EDGE.
NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF SCLK (EXTERNAL), SCLK (INTERNAL) CAN BE USED AS THE ACTIVE SAMPLING EDGE.
DATA TRANSMIT—INTERNAL CLOCK
DATA RECEIVE—INTERNAL CLOCK
SCLK (INT)
SCLK (EXT)
DAI_P20–1
DAI_P20–1
DAI_P20–1
DAI_P20–1
t
DFSI
t
DFSI
t
t
SCLKIW
SCLKIW
t
DDTI
DRIVE EDGE
DRIVE EDGE
t
t
t
SDRI
SFSI
SFSI
SAMPLE EDGE
SAMPLE EDGE
Rev. F | Page 30 of 44 | July 2009
t
DDTIN
t
Figure 21. Serial Ports
DDTEN
t
t
t
HFSI
HFSI
HDRI
(DATA CHANNEL A/B)
(DATA CHANNEL A/B)
DAI_P20–1
DAI_P20–1
DAI_P20–1
DAI_P20–1
DAI_P20–1
DAI_P20–1
(SCLK)
(SCLK)
(FS)
(FS)
t
t
DRIVE EDGE
DRIVE EDGE
HOFSE
HDTE
t
HOFSE
SCLK
DATA TRANSMIT—EXTERNAL CLOCK
DATA RECEIVE—EXTERNAL CLOCK
t
t
DFSE
DFSE
t
DDTTE
t
SCLKW
t
SCLKW
DRIVE EDGE
t
DDTE
t
t
SFSE
t
SDRE
SFSE
SAMPLE EDGE
SAMPLE EDGE
t
t
HFSE
t
HFSE
HDRE

Related parts for ADSP-21266SKBCZ-2B