AGLN125V2-VQG100 Actel, AGLN125V2-VQG100 Datasheet - Page 27
AGLN125V2-VQG100
Manufacturer Part Number
AGLN125V2-VQG100
Description
Manufacturer
Actel
Datasheet
1.AGLN060V2-ZVQG100I.pdf
(132 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
AGLN125V2-VQG100
Manufacturer:
ON
Quantity:
1 200
Company:
Part Number:
AGLN125V2-VQG100
Manufacturer:
Microsemi SoC
Quantity:
10 000
Company:
Part Number:
AGLN125V2-VQG100I
Manufacturer:
ACTEL
Quantity:
124
Company:
Part Number:
AGLN125V2-VQG100I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
AGLN125V2-VQG100I
Manufacturer:
ACTEL/爱特
Quantity:
20 000
1.
If a PLL is used to generate more than one output clock, include each output clock in the formula by adding its
corresponding contribution (P
Combinatorial Cells Contribution—P
Routing Net Contribution—P
I/O Input Buffer Contribution—P
I/O Output Buffer Contribution—P
RAM Contribution—P
PLL Contribution—P
P
P
P
P
P
P
C-CELL
NET
INPUTS
OUTPUTS
MEMORY
PLL
= P
= (N
N
α
page
F
N
N
α
page
F
N
α
F
N
α
β
F
N
F
β
F
β
on page
F
CLK
CLK
CLK
CLK
READ-CLOCK
WRITE-CLOCK
CLKOUT
1
2
3
= N
C-CELL
S-CELL
C-CELL
= N
INPUTS
OUTPUTS
BLOCKS
1
1
2
2
DC4
is the I/O buffer enable rate—guidelines are provided in
is the RAM enable rate for read operations.
is the RAM enable rate for write operations—guidelines are provided in
S-CELL
is the I/O buffer toggle rate—guidelines are provided in
= N
is the I/O buffer toggle rate—guidelines are provided in
is the toggle rate of VersaTile outputs—guidelines are provided in
is the toggle rate of VersaTile outputs—guidelines are provided in
= P
is the global clock signal frequency.
is the global clock signal frequency.
is the global clock signal frequency.
is the global clock signal frequency.
C-CELL
INPUTS
+ P
2-14.
2-14.
AC11
OUTPUTS
is the number of VersaTiles used as sequential modules in the design.
is the number of VersaTiles used as combinatorial modules in the design.
is the number of VersaTiles used as combinatorial modules in the design.
is the number of I/O input buffers used in the design.
AC13
+ N
is the output clock frequency.
is the number of RAM blocks used in the design.
2-14.
*
is the number of I/O output buffers used in the design.
*
* N
AC13
α
C-CELL
α
is the memory read clock frequency.
*F
is the memory write clock frequency.
PLL
1
*
2
BLOCKS
* F
/ 2 * P
CLKOUT
MEMORY
/ 2 * P
α
) *
2
CLKOUT
/ 2 *
α
* F
AC7
AC9
1
NET
/ 2 * P
READ-CLOCK
β
product) to the total PLL contribution.
* F
* F
1
* P
CLK
A dv a n c e v 0. 3
INPUTS
CLK
AC8
OUTPUTS
AC10
C-CELL
* F
*
* F
CLK
β
CLK
2
+ P
1
AC12
* N
IGLOO nano DC and Switching Characteristics
BLOCK
* F
WRITE-CLOCK
Table 2-18 on page
Table 2-18 on page
Table 2-19 on page
*
β
3
Table 2-18 on
Table 2-18 on
Table 2-19
2-14.
2-14.
2-14.
2 - 13