CY7C4291-15JXC Cypress Semiconductor Corp, CY7C4291-15JXC Datasheet - Page 12

no-image

CY7C4291-15JXC

Manufacturer Part Number
CY7C4291-15JXC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C4291-15JXC

Lead Free Status / Rohs Status
Compliant
Document #: 38-06007 Rev. *C
Switching Waveforms
Full Flag Timing
Programmable Almost Empty Flag Timing
Notes:
20. t
21. PAE offset = n.
22. If a read is performed on this rising edge of the read clock, there will be Empty + (n −1) words in the FIFO when PAE goes LOW.
(if applicable)
(if applicable)
WCLK and the rising RCLK is less than t
SKEW2
WEN2
WEN2
Q
D
WCLK
WEN1
REN1,
WCLK
REN1,
RCLK
WEN1
REN2
RCLK
0
0
REN2
PAE
–Q
–D
OE
is the minimum time between a rising WCLK and a rising RCLK edge for PAE to change state during that clock cycle. If the time between the edge of
FF
8
8
DATA IN OUTPUT REGISTER
t
t
LOW
SKEW1
CLKH
[13]
t
ENS
NO WRITE
(continued)
t
SKEW2
SKEW2
t
WFF
t
t
A
ENH
t
t
, then PAE may not change state until the next RCLK.
ENS
ENS
[20]
t
t
ENH
ENH
t
CLKL
t
DS
Note 21
t
PAE
DATA WRITE
DATA READ
t
ENS
t
WFF
t
SKEW1
N + 1 WORDS
t
[13]
ENS
IN FIFO
t
ENS
NO WRITE
t
ENH
t
WFF
t
t
A
ENH
Note 22
CY7C4281
CY7C4291
NEXT DATA READ
Page 12 of 16
DATA WRITE
t
PAE
[+] Feedback

Related parts for CY7C4291-15JXC