SC16C550BIB48,151 NXP Semiconductors, SC16C550BIB48,151 Datasheet - Page 13

IC UART SINGLE W/FIFO 48-LQFP

SC16C550BIB48,151

Manufacturer Part Number
SC16C550BIB48,151
Description
IC UART SINGLE W/FIFO 48-LQFP
Manufacturer
NXP Semiconductors
Type
UART with 16-byte FIFOsr
Datasheet

Specifications of SC16C550BIB48,151

Number Of Channels
1, UART
Package / Case
48-LQFP
Features
Programmable
Fifo's
16 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
3 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.25 V
Supply Current
4.5 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
2.5 V or 3.3 V or 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-2040
935274388151
SC16C550BIB48-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C550BIB48,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
SC16C550B_5
Product data sheet
Fig 9.
RTS
IOR
RX
(1) RTS is de-asserted when the receiver receives the first data bit of the sixteenth byte. The receive FIFO is full after finishing the
(2) RTS is asserted again when there is at least one byte of space available and no incoming byte is in processing, or there is more
(3) When the receive FIFO is full, the first receive buffer register read re-asserts RTS.
sixteenth byte.
than one byte of space available.
RTS functional timing waveforms, RX FIFO trigger level = 14 bytes
6.4 Hardware/software and time-out interrupts
byte 14
Following a reset, the transmitter interrupt is enabled, the SC16C550B will issue an
interrupt to indicate that the Transmit Holding Register is empty. This interrupt must be
serviced prior to continuing operations. The ISR register provides the current singular
highest priority interrupt only. Only after servicing the higher pending interrupt will the
lower priority be reflected in the status register. Servicing the interrupt without
investigating further interrupt conditions can result in data errors.
When two interrupt conditions have the same priority, it is important to service these
interrupts correctly. Receive Data Ready and Receive Time-Out have the same interrupt
priority (when enabled by IER[0]). The receiver issues an interrupt after the number of
characters have reached the programmed trigger level. In this case, the SC16C550B
FIFO may hold more characters than the programmed trigger level. Following the removal
of a data byte, the user should re-check LSR[0] for additional characters. A Receive
Time-Out will not occur if the receive FIFO is empty. The time-out counter is reset at the
center of each stop bit received or each time the Receive Holding Register (RHR) is read.
The actual time-out value is 4 character time, including data information length, start bit,
parity bit, and the size of stop bit, that is, 1 , 1.5 , or 2 bit times.
RTS released after the
first data bit of byte 16
byte 15
Rev. 05 — 1 October 2008
Start
byte 16
Stop
5 V, 3.3 V and 2.5 V UART with 16-byte FIFOs
Start
SC16C550B
byte 18
© NXP B.V. 2008. All rights reserved.
Stop
002aaa051
13 of 48

Related parts for SC16C550BIB48,151