CAT24WC02J Catalyst / ON Semiconductor, CAT24WC02J Datasheet - Page 4

EEPROM (256x8) 2k 2.5-6.0

CAT24WC02J

Manufacturer Part Number
CAT24WC02J
Description
EEPROM (256x8) 2k 2.5-6.0
Manufacturer
Catalyst / ON Semiconductor
Datasheet

Specifications of CAT24WC02J

Memory Size
2 Kbit
Organization
256 K x 8
Interface Type
I2C
Maximum Clock Frequency
0.1 MHz
Access Time
3500 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
3 mA
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
SOIC-8
Minimum Operating Temperature
0 C
Operating Supply Voltage
2.5 V, 6 V
Operating Temperature
0 C to + 70 C
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT24WC02J
Manufacturer:
CSI
Quantity:
50
Part Number:
CAT24WC02J
Manufacturer:
Skyworks
Quantity:
180
Part Number:
CAT24WC02J
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
CAT24WC02J-26485J
Manufacturer:
CAT
Quantity:
20 000
Part Number:
CAT24WC02J-26485T
Manufacturer:
CAT
Quantity:
20 000
Part Number:
CAT24WC02J-TE13
Manufacturer:
CATALYST
Quantity:
10
Part Number:
CAT24WC02J-TE13
Manufacturer:
CSI
Quantity:
20 000
Part Number:
CAT24WC02J26485T
Manufacturer:
CATALYST
Quantity:
742
Part Number:
CAT24WC02JI
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
CAT24WC02JI-TE13
Manufacturer:
SEC
Quantity:
1 755
Part Number:
CAT24WC02JI-TE13
Manufacturer:
CATALYST
Quantity:
1 000
Part Number:
CAT24WC02JI1.8T13
Manufacturer:
CATALYST
Quantity:
1 300
CAT24WC01/02/04/08/16
FUNCTIONAL DESCRIPTION
The CAT24WC01/02/04/08/16 supports the I
data transmission protocol. This Inter-Integrated Circuit
Bus protocol defines any device that sends data to the
bus to be a transmitter and any device receiving data to
be a receiver. Data transfer is controlled by the Master
device which generates the serial clock and all START
and STOP conditions for bus access. The CAT24WC01/
02/04/08/16 operates as a Slave device. Both the Mas-
ter and Slave devices can operate as either transmitter
or receiver, but the Master device controls which mode
is activated. A maximum of 8 devices (CAT24WC01 and
CAT24WC02), 4 devices (CAT24WC04), 2 devices
(CAT24WC08) and 1 device (CAT24WC16) may be
connected to the bus as determined by the device
address inputs A0, A1, and A2.
Figure 1. Bus Timing
Figure 2. Write Cycle Timing
Figure 3. Start/Stop Timing
Doc. No. 1022, Rev. N
SDA OUT
Not Recommended for New Design,
Replace with CAT24C01
SDA IN
SCL
SCL
SDA
t SU:STA
SDA
SCL
t F
8TH BIT
BYTE n
t HD:STA
t LOW
START BIT
t AA
ACK
t HD:DAT
t HIGH
2
C Bus
t LOW
STOP
CONDITION
4
t DH
PIN DESCRIPTIONS
SCL: Serial Clock
The CAT24WC01/02/04/08/16 serial clock input pin is
used to clock all data transfers into or out of the device.
This is an input pin.
SDA: Serial Data/Address
The CAT24WC01/02/04/08/16 bidirectional serial data/
address pin is used to transfer data into and out of the
device. The SDA pin is an open drain output and can be
wire-ORed with other open drain or open collector
outputs.
A0, A1, A2: Device Address Inputs
These inputs set device address when cascading mul-
tiple devices. When these pins are left floating the
default values are zeros.
A maximum of eight devices can be cascaded when
t SU:DAT
t R
t WR
START
CONDITION
STOP BIT
Characteristics subject to change without notice
t SU:STO
t BUF
© Catalyst Semiconductor, Inc.
ADDRESS
5020 FHD F03
5020 FHD F04
5020 FHD F05

Related parts for CAT24WC02J