CY7C4275-10ASI Cypress Semiconductor Corp, CY7C4275-10ASI Datasheet - Page 12

CY7C4275-10ASI

Manufacturer Part Number
CY7C4275-10ASI
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C4275-10ASI

Configuration
Dual
Density
576Kb
Access Time (max)
8ns
Word Size
18b
Organization
32Kx18
Sync/async
Synchronous
Expandable
Yes
Bus Direction
Uni-Directional
Package Type
TQFP
Clock Freq (max)
100MHz
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Supply Current
55mA
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
64
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C4275-10ASI
Manufacturer:
CYPRESS
Quantity:
200
Switching Waveforms
Document #: 38-06008 Rev. *A
Programmable Almost Full Flag Timing (applies only in SMODE (SMODE is LOW))
Write Programmable Registers
Notes:
28. If a write is performed on this rising edge of the write clock, there will be Full
29. PAF offset = m.
30. t
D
rising edge of WCLK is less than t
WCLK
WCLK
SKEW3
0
RCLK
WEN
WEN
–D
REN
PAF
LD
17
is the minimum time between a rising RCLK and a rising WCLK edge for PAF to change state during that clock cycle. If the time between the edge of RCLK and the
t
t
CLKH
CLKH
(continued)
FULL– M + 1 WORDS
SKEW3
t
CLK
, then PAF may not change state until the next WCLK rising edge.
t
t
ENS
ENS
t
DS
IN FIFO
PAE OFFSET
t
ENS
t
ENH
t
t
CLKL
CLKL
t
ENH
t
DH
Note 28
Note 29
PAF OFFSET
(m 1) words of the FIFO when PAF goes LOW.
t
PAF
t
ENS
t
SKEW3
FULL– M WORDS
IN FIFO
t
[30]
ENS
PAE OFFSET
D
0
[26]
– D
t
ENH
11
t
PAF synch
CY7C4275
CY7C4285
Page 12 of 21
4275–16
4275–17
[+] Feedback

Related parts for CY7C4275-10ASI