CY7C0832V-167AC Cypress Semiconductor Corp, CY7C0832V-167AC Datasheet - Page 10

no-image

CY7C0832V-167AC

Manufacturer Part Number
CY7C0832V-167AC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C0832V-167AC

Density
4.5Mb
Access Time (max)
4ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
167MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
18b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
2
Supply Current
300mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
120
Word Size
18b
Number Of Words
256K
Lead Free Status / Rohs Status
Not Compliant
Document #: 38-06059 Rev. *K
IEEE 1149.1 Serial Boundary Scan (JTAG)
The FLEx18 family devices incorporate an IEEE 1149.1 serial
boundary scan test access port (TAP). The TAP controller
functions in a manner that does not conflict with the operation
of other devices using 1149.1-compliant TAPs. The TAP
operates using JEDEC-standard 3.3V I/O logic levels. It is
composed of three input connections and one output
connection required by the test logic defined by the standard.
Performing a TAP Reset
A reset is performed by forcing TMS HIGH (V
edges of TCK. This reset does not affect the operation of the
devices, and may be performed while the device is operating.
An MRST must be performed on the devices after power-up.
Performing a Pause/Restart
When a SHIFT-DR PAUSE-DR SHIFT-DR is performed the
scan chain will output the next bit in the chain twice. For
example, if the value expected from the chain is 1010101, the
device will output a 11010101. This extra bit will cause some
testers to report an erroneous failure for the devices in a scan
test. Therefore the tester should be configured to never enter
the PAUSE-DR state.
Notes:
19. The “X” in this diagram represents the counter upper bits
20. Boundary scan is IEEE 1149.1-compatible. See “Performing a Pause/Restart” for deviation from strict 1149.1 compliance
Example:
Load
Counter-Mask
Register = 3F
Load
Address
Counter = 8
Max + 1
Address
Register
Max
Address
Register
Figure 2. Programmable Counter-Mask Register Operation
CNTINT
H
H
L
H
DD
) for five rising
2
2
2
2
16
PRELIMINARY
16
16
16
X
0
X
X
2
2
2
2
15
15
15
15
X
0
X
X
[20]
Masked Address
Xs
0s
Xs
Xs
Boundary Scan Hierarchy for 9-Mbit Device
Internally, the CY7C0833V have two DIEs. Each DIE contain
all the circuitry required to support boundary scan testing. The
circuitry includes the TAP, TAP controller, instruction register,
and data registers. The circuity and operation of the DIE
boundary scan are described in detail below. The scan chain
of each DIE are connected serially to form the scan chain of
the CY7C0833V as shown in Figure 3. TMS and TCK are
connected in parallel to each DIE to drive all TAP controllers
in unison. In many cases, each DIE will be supplied with the
same instruction. In other cases, it might be useful to supply
different instructions to each DIE. One example would be
testing the device ID of one DIE while bypassing the others.
Each pin of FLEx18 family is typically connected to multiple
DIEs. For connectivity testing with the EXTEST instruction, it
is desirable to check the internal connections between DIEs
as well as the external connections to the package. This can
be accomplished by merging the netlist of the devices with the
netlist of the user’s circuit board. To facilitate boundary scan
testing of the devices, Cypress provides the BSDL file for each
DIE, the internal netlist of the device, and a description of the
device scan chain. The user can use these materials to easily
integrate the devices into the board’s boundary scan
environment. Further information can be found in the Cypress
application note Using JTAG Boundary Scan For System in a
Package (SIP) Dual-Port SRAMs.
2
2
2
2
6
6
6
6
X
0
X
X
2
2
2
2
5
5
5
5
0 0
1 1
0 0
1 1
Unmasked Address
2
2
2
2
4
4
4
4
2
2
2
2
CY7C0830V/CY7C0831V
CY7C0832V/CY7C0833V
3
3
3
3
1
1
1
1
2
2
2
2
2
2
2
2
0
1
0
1
[1, 19]
2
2
2
2
1
1
1
1
0
1
0
1
2
2
2
2
0
0
0
0
0
1
0
1
CY7C0837V
Mask
Register
bit-0
Address
Counter
bit-0
Page 10 of 28

Related parts for CY7C0832V-167AC