W320-04X Silicon Laboratories Inc, W320-04X Datasheet

no-image

W320-04X

Manufacturer Part Number
W320-04X
Description
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of W320-04X

Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W320-04X
Manufacturer:
SIEMENS
Quantity:
6 218
Part Number:
W320-04X
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
W320-04XT
Manufacturer:
CY
Quantity:
1 326
Part Number:
W320-04XT
Manufacturer:
CAUTIONS
Quantity:
20 000
Rev 1.0, November 25, 2006
2200 Laurelwood Road, Santa Clara, CA 95054
Features
• Compliant with Intel
• Multiple output clocks at different frequencies
• Spread Spectrum clocking (down spread)
• Power-down features (PCI_STOP#, CPU_STOP#
• Three Select inputs (Mode select and IC Frequency
• OE and Test Mode support
• 56-pin SSOP package and 56-pin TSSOP package
Logic Block Diagram
specifications
— Three pairs of differential CPU outputs, up to
— Ten synchronous PCI clocks, three free-running
— Six 3V66 clocks
— Two 48 MHz clocks
— One reference clock at 14.318 MHz
— One VCH clock
PWR_DWN#)
Select)
CPU_STOP#
PWR_DWN#
PCI_STOP#
PWR_GD#
SDATA
200 MHz
SCLK
S0:2
X1
X2
Gate
XTAL
PLL 1
PLL 2
OSC
SMBus
Logic
200 MHz Spread Spectrum Clock Synthesizer/Driver
®
Network
Divider
CK-Titan clock synthesizer/driver
PWR
PWR
PWR
PWR
PLL Ref Freq
PWR
/2
PWR
Control
Clock
Control
Stop
Clock
Stop
Tel:(408) 855-0555
VDD_48MHz
VDD_3V66
3V66_0
VDD_REF
REF
3V66_2:4/
66BUFF0:2
USB (48MHz)
DOT (48MHz)
VDD_CPU
CPU0:2
VDD_PCI
3V66_5/ 66IN
VCH_CLK/ 3V66_1
CPU#0:2
PCI_F0:2
PCI0:6
Benefits
• Supports next-generation Pentium
• Motherboard clock generator
• Enables reduction of electromagnetic interference
• Enables ACPI-compliant designs
• Supports up to four CPU clock frequencies
• Enables ATE and “bed of nails” testing
• Widely available standard package enables lower cost
differential clock drivers
— Supports multiple CPUs and a chipset
— Support for PCI slots and chipset
— Supports AGP, DRCG reference, and Hub Link
— Supports USB host controller and graphic controller
— Supports ISA slots and I/O chip
(EMI) and overall system cost
with Differential CPU Outputs
Pin Configurations
Fax:(408) 855-0550
66BUFF2/3V66_4
66BUFF0/3V66_2
66BUFF1/3V66_3
66IN/3V66_5
PWR_DWN#
GND_CORE
VDD_CORE
XTAL_OUT
GND_3V66
VDD_3V66
PWR_GD#
GND_REF
VDD_REF
GND_PCI
GND_PCI
VDD_PCI
VDD_PCI
XTAL_IN
PCI_F0
PCI_F1
PCI_F2
PCI6
PCI0
PCI1
PCI2
PCI3
PCI4
PCI5
SSOP and TSSOP
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
Top View
www.SpectraLinear.com
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
®
VDD_ 48 MHz
GND_ 48 MHz
W320-04
DOT
processors using
REF
S1
S0
CPU_STOP#
CPU0
CPU#0
VDD_CPU
CPU1
CPU#1
GND_CPU
VDD_CPU
CPU2
CPU#2
MULT0#
IREF
GND_IREF
S2
USB
3V66_1/VCH
PCI_STOP#
3V66_0
VDD_3V66
GND_3V66
SCLK
SDATA
Page 1 of 16

Related parts for W320-04X

W320-04X Summary of contents

Page 1

... CPU#0:2 VDD_PCI PCI_F0:2 Stop Clock PCI0:6 Control VDD_3V66 3V66_0 3V66_2:4/ 66BUFF0:2 3V66_5/ 66IN VDD_48MHz USB (48MHz) DOT (48MHz) VCH_CLK/ 3V66_1 Tel:(408) 855-0555 Fax:(408) 855-0550 W320-04 ® processors using SSOP and TSSOP Top View REF VDD_REF XTAL_IN 2 55 XTAL_OUT GND_REF ...

Page 2

... S[2:0] and MULTI0 inputs are valid and sampled (Active LOW). Once PWRGD# is sampled LOW, the status of this output will be ignored. SMBus compatible SDATA. SMBus compatible SCLK. 3.3V power supply for outputs. 3.3V power supply for 48 MHz. 3.3V power supply for PLL. Ground for PLL. W320-04 Page ...

Page 3

... Type 3B 12 CPU CPU# 3V66 66BUFF IREF*2 FLOAT LOW LOW ON FLOAT LOW W320-04 USB/DOT REF0(MHz) (MHz) Notes 14.318 MHz 48 MHz 14.318 MHz 48 MHz 14.318 MHz 48 MHz 14.318 MHz 48 MHz 14.318 MHz 48 MHz 14.318 MHz 48 MHz 14.318 MHz 48 MHz 14.318 MHz 48 MHz ...

Page 4

... SMBus interface is provided according to SMBus specification. Through the Serial Data Interface, various device functions such as individual clock output buffers, can be individually enabled or disabled. W320-04 supports both block read and block write operations. The registers associated with the Serial Data Interface initialize to their default setting upon power-up, and therefore use of this interface is optional ...

Page 5

... Free running Stopped with PCI_STOP# Allow control of PCI_F1 with assertion of PCI_STOP Free running Stopped with PCI_STOP# Allow control of PCI_F0 with assertion of PCI_STOP Free running Stopped with PCI_STOP# PCI_F2 Output Enable PCI_F1Output Enable PCI_F0 Output Enable W320-04 Power On Type Default R N/A R/W 0 ...

Page 6

... Buffered 1 Output Enable 1 = Enabled Disabled 66-MHz Buffered 0 Output Enable 1 = Enabled Disabled Pin Description N/A N/A Tpd 66IN to 66BUFF propagation delay control DOT edge rate control USB edge rate control Description W320-04 Power On Type Default R/W 1 R/W 1 R/W 1 R/W 1 R/W 1 R/W ...

Page 7

... For I =6*IRef Configuration OH REF, DOT, USB 3V66, DOT, PCI, REF REF, DOT, USB 3V66, PCI, REF Three-state = 133 MHz CPU VDD_CORE/VDD3.3 = 3.465V and @ IREF = 2.32 mA VDD_CORE/VDD3.3 = 3.465V and @ IREF = 5.0 mA W320-04 Min. Max. Unit 3.135 3.465 V 2.85 3.465 V ° 22.5 ...

Page 8

... Measured single ended waveform from 0.175V to 0.525V Measured at Crossover Measured at Crossover t With all outputs running Measured with test loads Measured with test loads Measured with test loads Measured with test loads = 2.5V, duty cycle is measured at 1.25V. DD W320-04 Min. Max 0.5 2.0 1.0 4.0 500 175 500 1 ...

Page 9

... Definition and Application of PWRGD# Signal Vtt VRM8.5 PWRGD# S0 CLOCK GENERATOR S1 Rev 1.0, November 25, 2006 PWRGD# BSEL0 3.3V 3.3V NPN 10K 10K W320-04 CPU BSEL1 3.3V 10K GMCH 10K Page ...

Page 10

... Duty Cycle Timing (Single-ended Output Duty Cycle Timing (CPU Differential Output All Outputs Rise/Fall Time OUTPUT t 2 CPU-CPU Clock Skew Host_b Host Host_b Host t 4 3V66-3V66 Clock Skew 3V66 3V66 t PCI-PCI Clock Skew PCI PCI t Rev 1.0, November 25, 2006 W320-04 Page ...

Page 11

... PCI t 7 CPU Clock Cycle-Cycle Jitter Host_b Host Cycle-Cycle Clock Jitter CLK PWRDWN# Assertion 66BUFF PCI PCI_F (APIC) PWR_DWN# CPU CPU# 3V66 66IN USB REF Note: PCI_STOP# asserted LOW Rev 1.0, November 25, 2006 Power Down Rest of Generator W320-04 UNDEF Page ...

Page 12

... GND VRM 5/12V PWRGD# VID [3:0] BSEL [1:0] PWRGD# FROM VRM PWRGD# FROM NPN VCC CPU CORE PWRGD# VCC W320 CLOCK GEN State 0 CLOCK STATE OFF CLOCK VCO OFF CLOCK OUTPUTS Rev 1.0, November 25, 2006 10-30 μs min. 100-200 μs max. ...

Page 13

... GND VRM 5/12V PWRGD# VID [3:0] BSEL [1:0] PWRGD# FROM VRM PWRGD# FROM NPN VCC CPU CORE PWRGD# 0.2 – 0.3 ms Wait for VCC W320 CLOCK delay PWRGD# GEN State 1 State 0 CLOCK STATE OFF CLOCK VCO OFF CLOCK OUTPUTS Rev 1.0, November 25, 2006 ...

Page 14

... FB = Dale ILB1206 - 300 or 2TDKACB2012L-120 or 2 Murata BLM21B601S. Ceramic Caps C1 = 10–22 µF = VIA to GND plane layer. G Note: Each supply plane or strip should have a ferrite bead and capacitors. Rev 1.0, November 25, 2006 VDDQ3 10 μ 0.005 μ 0.1 μ μF = VIA to respective supply plane layer. V W320- VDDQ3 8 Ω Page ...

Page 15

... R VDD_REF, VDD_PCI, VDD_3V66, VDD_CORE VDD_48 MHz, VDD_CPU Test Node Test Node 30 pF Ordering Information Ordering Code W320-04H W320-04HT W320-04X W320-04XT Lead-Free CYW320OXC-4 CYW320OXC-4T CYW320ZXC-4 CYW320ZXC-4T Rev 1.0, November 25, 2006 4, 9, 15, 20, 27, 31, 36 14, 19, 26, 32, 37, 46, 50 W320-04 Ref,USB Outputs 20 pF ...

Page 16

... MAX. 0.20[0.008] 0.051[0.002] 0.152[0.006] 0.170[0.006] SEATING 0.279[0.011] PLANE W320-04 DIMENSIONS IN INCHES MIN. MAX. 0.005 .010 0.010 0.024 0.040 0°-8° DIMENSIONS IN MM[INCHES] MIN. MAX. REFERENCE JEDEC MO-153 PACKAGE WEIGHT 0.42gms PART # Z5624 STANDARD PKG. ZZ5624 LEAD FREE PKG. ...

Related keywords