83336-22 Peregrine Semiconductor, 83336-22 Datasheet - Page 9

no-image

83336-22

Manufacturer Part Number
83336-22
Description
IC PLL INTEGER-N 3GHZ 44CQFJ
Manufacturer
Peregrine Semiconductor
Series
UltraCMOS™r
Type
PLL Clock Driverr
Datasheet

Specifications of 83336-22

Input
Clock
Output
Clock
Frequency - Max
3GHz
Voltage - Supply
2.85 V ~ 3.15 V
Operating Temperature
-55°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
44-CLCC Exposed Pad
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Interface
Interface
PE83336
Product Specification
input is “low”, serial input data (Sdata input), B
B
register on the rising edge of Sclk, MSB (B
The enhancement register is double buffered to
prevent inadvertent control changes during serial
loading, with buffer capture of the serially entered
data performed on the falling edge of E_WR
according to the timing diagram shown in Figure 6.
After the falling edge of E_WR, the data provide
control bits as shown in Table 9 with bit functionality
enabled by asserting the Enh input “low”.
Table 8. Primary Register Programming
*Serial data clocked serially on Sclk rising edge while E_WR “low” and captured in secondary register on S_WR rising edge.
Table 9. Enhancement Register Programming
*Serial data clocked serially on Sclk rising edge while E_WR “high” and captured in the double buffer on E_WR falling edge.
Document No. 70-0137-02 │ www.psemi.com
Parallel
Parallel
Serial*
Serial*
Mode
Direct
Mode
7
, are clocked serially into the enhancement
Enh
Enh
1
1
1
0
0
Bmode Smode
Bmode
0
0
1
X
X
Smode
X
0
1
0
1
M2_WR rising edge load
R
D
B
0
5
0
MSB (first in)
3
Reserved
D
B
R
D
B
0
7
0
4
2
1
MSB (first in)
M
D
B
0
2
8
1
Reserved
M
D
B
0
0
3
7
D
B
1
6
Pre_en
Pre_en
0
) first.
D
B
7
4
0
to
Reserved
M
M
D
B
6
5
6
6
D
B
M1_WR rising edge load
5
2
M
D
M
B
6
5
5
5
M
M
D
B
7
4
4
4
Direct Interface Mode
Direct Interface Mode is selected by setting the
Bmode
Counter control bits are set directly at the pins as
shown in Table 8. In Direct Interface Mode, main
counter inputs M
R
Power
E_WR rising edge load
down
4
D
B
M
M
and R
D
B
4
3
©2003-2006 Peregrine Semiconductor Corp. All rights reserved.
3
8
3
3
M
M
D
B
9
2
2
2
input “high”.
5
are internally forced low (“0”).
Counter
B
M
M
D
10
load
1
1
1
D
B
4
3
B
M
M
D
11
7
0
0
0
and M
B
D
R
R
12
3
7
3
output
MSEL
D
B
B
R
D
R
8
2
5
13
, and R Counter inputs
2
6
2
A_WR rising edge load
B
R
D
R
14
1
5
1
Prescaler
B
R
D
R
15
output
0
4
0
(last in) LSB
D
B
1
6
B
A
D
A
16
(last in) LSB
3
3
3
B
A
D
A
Page 9 of 13
17
2
2
2
f
c
B
, f
A
D
A
D
18
B
1
1
1
p
0
7
OE
B
A
D
A
19
0
0
0

Related parts for 83336-22