LFXP10E-3FN256C Lattice, LFXP10E-3FN256C Datasheet - Page 227
LFXP10E-3FN256C
Manufacturer Part Number
LFXP10E-3FN256C
Description
IC FPGA 9.7KLUTS 188I/O 256-BGA
Manufacturer
Lattice
Datasheet
1.LFXP3C-3T100C.pdf
(397 pages)
Specifications of LFXP10E-3FN256C
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LFXP10E-3FN256C
Manufacturer:
LATTICE
Quantity:
10
Company:
Part Number:
LFXP10E-3FN256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
- Current page: 227 of 397
- Download datasheet (10Mb)
Lattice Semiconductor
IDDRXB
This primitive will implement the input register block. The software defaults to CE Enabled unless otherwise speci-
fied. The ECLK input is used to connect to the DQS strobe coming from the DQS delay block (DQSBUFB primi-
tive). The SCLK input should be connected to the system (FPGA) clock. The SCLK and CE inputs to this primitive
will be used primarily to synchronize the DDR inputs. DDRCLKPOL is an input from the DQS Clock Polarity tree.
This signal is generated by the DQS Transition detect circuit in the hardware. Figure 10-9 shows the primitive sym-
bol and the I/O ports.
Figure 10-9. IDDRXB Symbol
Table 10-6 provides a description of all I/O ports associated with the IDDRXB primitive.
Table 10-6. IDDRXB Ports
Note:
1. The DDRCLKPOL input to IDDRXB should be connected to the DDRCLKPOL output of DQSBUFB.
ODDRXB
The ODDRXB primitive implements both the write and the tristate functions. This primitive is used to output DDR
data and the DQS strobe to the memory. The CKP and CKN can also be generated using this primitive. All the
DDR output tristate implementations are also implemented using the same primitive.
Figure 10-10 shows the ODDRXB primitive symbol and its I/O ports.
D
ECLK
LSR
SCLK
CE
DDRCLKPOL
QA
QB
Port Name
I/O
O
O
I
I
I
I
I
I
DDR data
The phase shifted DQS should be connected to this input
Reset
System CLK
Clock enable
DDR clock polarity signal
Data at the positive edge of the CLK
Data at the negative edge of the CLK
D
ECLK
LSR
SCLK
CE
DDRCLKPOL
IDDRXB
10-8
Definition
QA
QB
LatticeECP/EC and LatticeXP
DDR Usage Guide
Related parts for LFXP10E-3FN256C
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
FPGA - Field Programmable Gate Array 9.7K LUTs 188 IO 1.2 V -3 Spd I
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 9.7K LUTs 244 IO 1.2 V -3 Spd
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 9.7K LUTs 244 IO 1.2 V -3 Spd I
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 9.7K LUTs 188 I/O 1.2V -3 Speed IND
Manufacturer:
Lattice
Part Number:
Description:
IC FPGA 9.7KLUTS 188I/O 256-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 9.7KLUTS 188I/O 256-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 9.7KLUTS 244I/O 388-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 9.7KLUTS 188I/O 256-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 9.7KLUTS 388FPBGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 9.7KLUTS 388FPBGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 9.7KLUTS 256FPBGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 9.7KLUTS 388FPBGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 9.7KLUTS 388FPBGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 9.7K LUTs 244 IO 1.2 V -4 Spd I
Manufacturer:
Lattice