MRF89XAT-I/MQ Microchip Technology, MRF89XAT-I/MQ Datasheet - Page 28

no-image

MRF89XAT-I/MQ

Manufacturer Part Number
MRF89XAT-I/MQ
Description
RF ISM BAND TXRX 32 QFN
Manufacturer
Microchip Technology
Series
-r
Datasheet

Specifications of MRF89XAT-I/MQ

Frequency
863MHz ~ 870MHz, 902MHz ~ 928MHz, 950MHz ~ 960MHz
Data Rate - Maximum
200 kbps
Modulation Or Protocol
FSK, OOK
Applications
ISM
Power - Output
12.5dBm
Sensitivity
-113dBm
Voltage - Supply
2.1 V ~ 3.6 V
Current - Receiving
3mA
Current - Transmitting
25mA
Data Interface
PCB, Surface Mount
Memory Size
*
Antenna Connector
PCB, Surface Mount
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Rf Ic Case Style
QFN
No. Of Pins
32
Svhc
No SVHC (20-Jun-2011)
Rohs Compliant
Yes
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
MRF89XAT-I/MQTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MRF89XAT-I/MQ
Manufacturer:
MICROCHIP
Quantity:
12 000
2.12
In Buffered and Packet modes of operation, data to be
transmitted and data that has been received are stored
in a configurable First In First Out (FIFO) buffer. The
FIFO is accessed through the SPI data interface and
provides several interrupts for transfer management.
The FIFO is 1 byte (8 bits) wide; therefore, it only
performs byte (parallel) operations, whereas the
demodulator functions serially. A shift register (SR) is
therefore employed to interface the demodulator and
the FIFO. In Transmit mode it takes bytes from the
FIFO and outputs them serially (MSB first) at the
programmed bit rate to the modulator. Similarly, in
Receive mode the shift register gets bit-by-bit data from
the demodulator and writes them byte-by-byte to the
FIFO. This is illustrated in Figure 2-16.
FIGURE 2-16:
FIGURE 2-17:
DS70622B-page 28
MRF89XA
Data TX/RX
FIFO and Shift Register (SR)
1
0x00
0x1F
MSB
FIFO AND SHIFT
REGISTER
MRF89XA MEMORY SPACE
SR (8 bits)
Byte 0
Byte 1
Control Registers
8
Data TX/RX
LSB
FIFO
1
Preliminary
0x40
0x00
MSB
2.13
The memory in the MRF89XA transceiver is
implemented as static RAM and is accessible through
the SPI port. The memory configuration of the
MRF89XA is illustrated in Figure 2-17 and Figure 2-18.
SHIFT REGISTER
Transmit/Receive
MRF89XAConfiguration/Control/
Status Registers
(8 bits)
FIFO
© 2010 Microchip Technology Inc.
64 bytes

Related parts for MRF89XAT-I/MQ