PCA9555PW,118 NXP Semiconductors, PCA9555PW,118 Datasheet - Page 15

no-image

PCA9555PW,118

Manufacturer Part Number
PCA9555PW,118
Description
IC I/O EXPANDER I2C 16B 24TSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCA9555PW,118

Package / Case
24-TSSOP
Interface
I²C, SMBus
Number Of I /o
16
Interrupt Output
Yes
Frequency - Clock
400kHz
Voltage - Supply
2.3 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Includes
POR
Logic Family
CMOS
Number Of Lines (input / Output)
8 / 8
Operating Supply Voltage
2.3 V to 5.5 V
Power Dissipation
200 mW
Operating Temperature Range
- 40 C to + 85 C
Input Voltage
2.3 V to 5.5 V
Logic Type
I2C, SMBus
Maximum Clock Frequency
400 KHz
Maximum Operating Frequency
0 KHz to 400 KHz
Mounting Style
SMD/SMT
Number Of Input Lines
8
Number Of Output Lines
8
Output Current
+/- 50 mA
Output Voltage
1.7 V to 4.1 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-1058-2
935269569118
PCA9555PW-T
NXP Semiconductors
PCA9555_8
Product data sheet
Fig 17. System configuration
SDA
SCL
TRANSMITTER/
RECEIVER
MASTER
7.2 System configuration
7.3 Acknowledge
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold
time must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 18. Acknowledgement on the I
RECEIVER
SLAVE
SCL from master
by transmitter
data output
by receiver
data output
Rev. 08 — 22 October 2009
TRANSMITTER/
RECEIVER
condition
START
SLAVE
S
Figure
2
C-bus
TRANSMITTER
1
16-bit I
17).
MASTER
2
C-bus and SMBus I/O port with interrupt
2
TRANSMITTER/
RECEIVER
MASTER
acknowledgement
not acknowledge
SLAVE
clock pulse for
acknowledge
8
MULTIPLEXER
PCA9555
© NXP B.V. 2009. All rights reserved.
002aaa987
I
2
9
C-BUS
002aaa966
15 of 34

Related parts for PCA9555PW,118