STA015$013TR STMicroelectronics, STA015$013TR Datasheet - Page 41

IC DECODER AUDIO MPEG2.5 28SOIC

STA015$013TR

Manufacturer Part Number
STA015$013TR
Description
IC DECODER AUDIO MPEG2.5 28SOIC
Manufacturer
STMicroelectronics
Type
Audio Decoderr
Datasheet

Specifications of STA015$013TR

Applications
Sound Cards, Players, Recorders
Voltage - Supply, Digital
2.4 V ~ 3.6 V
Mounting Type
Surface Mount
Package / Case
28-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Voltage - Supply, Analog
-
Other names
497-3940-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA015$013TR
Manufacturer:
ST
0
GPSO_ENABLE
Address: 0xB9 (185)
Type: R/W
Software Reset: 0x00
Hardware Reset: 0x00
This register enable/disable the GPSO interface.
Setting the GEN bit will enable the serial interface for ADPCM data retrieving. Reset GEN bit to disable
GPSO interface.
GPSO_CONF
Address: 0xBA (186)
Type: R/W
Software Reset: 0x00
Hardware Reset: 0x00
GSP: GPSO clock polarity sing this bit the GPSO_SCKR polarity can be controlled. Clearing GSP bit data
GRP: GPSO Request Polarity This bit is used to determine the polarity of GPSO_REQ signal. If GRP bit
ADC_ENABLE
Address: 0xBB (187)
Type: R/W
Software Reset: 0x00
Hardware Reset: 0x00
This register controls if the ADPCM data to be encoded comes from A/D interface or from MP3 bitstream
input interface.
If ADCEN bit is set data to be encoded comes from ADC interface, otherwise data comes from MP3
stream interface
MSB
MSB
MSB
b7
b7
b7
X
X
X
on GPSO_DATA line will be provided on the rising edge of GPSO_SCKR (sampling on falling
edge). Setting GSP bit data are provided on falling edge of GPSO_SCKR (sampling on rising edge)
is cleared data are valid on GPSO_REQ signal high. If this bit is set data are valid on GPSO_REQ
signal low
b6
b6
b6
X
X
X
b5
b5
b5
X
X
X
b4
b4
b4
X
X
X
b3
b3
b3
X
X
X
b2
b2
b2
X
X
X
GRP
b1
b1
b1
X
X
ADCEN
STA015
GEN
GSP
LSB
LSB
LSB
b0
b0
b0
41/56

Related parts for STA015$013TR